# **OPERATION / MAINTENANCE MANUAL** # STANDARD DIGITAL INTERFACE SYSTEM STD-7000 PUBLISHED BY IFR AMERICAS, INC. COPYRIGHT © IFR Americas, Inc. 1999 All rights reserved. No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electronic, mechanical, photocopying, recording or otherwise without the prior permission of the publisher. # **WARNING:** # HIGH VOLTAGE EQUIPMENT THIS EQUIPMENT CONTAINS CERTAIN CIRCUITS AND/OR COMPONENTS OF EXTREMELY HIGH VOLTAGE POTENTIALS, CAPABLE OF CAUSING SERIOUS BODILY INJURY OR DEATH. WHEN PERFORMING ANY OF THE PROCEDURES CONTAINED IN THIS MANUAL, HEED ALL APPLICABLE SAFETY PRECAUTIONS. # RESCUE OF SHOCK VICTIMS - 1. DO NOT ATTEMPT TO PULL OR GRAB THE VICTIM - 2. IF POSSIBLE, TURN OFF THE ELECTRICAL POWER. - 3. IF YOU CANNOT TURN OFF ELECTRICAL POWER, PUSH, PULL OR LIFT THE VICTIM TO SAFETY USING A WOODEN POLE, A ROPE OR SOME OTHER DRY INSULATING MATERIAL. # FIRST AID - 1. AS SOON AS VICTIM IS FREE OF CONTACT WITH SOURCE OF ELECTRICAL SHOCK, MOVE VICTIM A SHORT DISTANCE AWAY FROM SHOCK HAZARD. - 2. SEND FOR DOCTOR AND/OR AMBULANCE. - 3. KEEP VICTIM WARM, QUIET AND FLAT ON HIS/HER BACK. - 4. IF BREATHING HAS STOPPED, ADMINISTER ARTIFICIAL RESUSCITATION, STOP ALL SERIOUS BLEEDING. # OPERATION/MAINTENANCE MANUAL STD-7000 #### CAUTION: INTEGRATED CIRCUITS AND SOLID STATE DEVICES SUCH AS MOS FET'S, ESPECIALLY CMOS TYPES, ARE SUSCEPTIBLE TO DAMAGE BY ELECTROSTATIC DISCHARGES RECEIVED FROM IMPROPER HANDLING, THE USE OF UNGROUNDED TOOLS, AND IMPROPER STORAGE AND PACKAGING. ANY MAINTENANCE TO THIS UNIT MUST BE PERFORMED WITH THE FOLLOWING PRECAUTIONS: - 1. BEFORE USING IN A CIRCUIT, KEEP ALL LEADS SHORTED TOGETHER EITHER BY THE USE OF VENDOR-SUPPLIED SHORTING SPRINGS OR BY INSERTING LEADS INTO A CONDUCTIVE MATERIAL. - 2. WHEN REMOVING DEVICES FROM THEIR CONTAINERS, GROUND THE HAND BEING USED WITH A CONDUCTIVE WRISTBAND. - 3. TIPS OF SOLDERING IRONS AND/OR ANY TOOLS USED MUST BE GROUNDED. - 4. DEVICES MUST NEVER BE INSERTED INTO NOR REMOVED FROM CIRCUITS WITH POWER ON. - 5. PC BOARD, WHEN TAKEN OUT OF THE SET, MUST BE LAID ON A GROUNDED CONDUCTIVE MAT OR STORED IN A CONDUCTIVE STORAGE BAG. - 6. PC BOARDS, IF BEING SHIPPED TO THE FACTORY FOR REPAIR, MUST BE PACKAGED IN A CONDUCTIVE BAG AND PLACED IN A WELL-CUSHIONED SHIPPING BOX. # LIST OF EFFECTIVE PAGES | Chapter/Section/Subject | <u>Page</u> | Date | |------------------------------------------------------------------------------------------|----------------------|--------------------------------------------------------------------| | Title Page<br>Copyright Page<br>Warning Page<br>Caution Page<br>Record of Revisions Page | | April 1/87<br>April 1/87<br>April 1/87<br>April 1/87<br>April 1/87 | | List of Effective Pages | 1 thru 2 | April 1/87 | | Table of Contents | 1 thru 2<br>1 thru 2 | April 1/87 | | Introduction | 1 thru 2<br>1 thru 4 | April 1/87<br>April 1/87 | | 1-Table of Contents<br>1-List of Illustrations | 1 thru 4<br>1 thru 2 | April 1/87<br>April 1/87 | | 1-List of Tables | 1 thru 2 | April 1/87 | | 1-1-1 | 1 thru 4 | April 1/87 | | 1-2-1 | 1 thru 8 | April 1/87 | | 1-2-2 | 1 thru 6 | April 1/87 | | 1-2-3 | 1 thru 22 | April 1/87 | | 1-3-1 | 1 thru 4 | April 1/87 | | 1-4-1 | 1 thru 2 | April 1/87 | | 1-5-1 | 1 thru 2 | April 1/87 | | 2-Table of Contents | 1 thru 4 | April 1/87 | | 2-List of Illustrations | 1 thru 4 | April 1/87 | | 2-List of Tables | 1 thru 2 | April 1/87 | | 2-1-1 | 1 thru 2 | April 1/87 | | 2-2-1 | 1 thru 30 | April 1/87 | | 2-2-2 | 1 thru 34 | April 1/87 | | 2-2-3 | 1 thru 10 | April 1/87 | | 2-2-4 | 1 thru 62 | April 1/87 | | 2-2-5 | 1 thru 14 | April 1/87 | | 2-2-6 | 1 thru 12 | April 1/87 | | 2-2-7 | 1 thru 34 | April 1/87 | | 2-2-8<br>1 ADDENDIV A | 1 thru 16 | April 1/87<br>April 1/87 | | 1-APPENDIX A<br>1-APPENDIX B | 1 thru 6<br>1 thru 4 | April 1/87<br>April 1/87 | | 1-APPENDIX C | 1 thru 2 | April 1/87<br>April 1/87 | | 1-APPENDIX C<br>1-APPENDIX D | 1 thru 8 | April 1/87<br>April 1/87 | | 1-APPENDIX E | 1 thru 2 | April 1/87<br>April 1/87 | | T = WI I FUDIY 'F | I CHIU L | p. , , | LIST OF EFFECTIVE PAGES Page 2 April 1/87 ## TABLE OF CONTENTS | <u>Title</u> | chapter/section | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Title Page Copyright Page Caution Page Warning Page Record of Revisions List of Effective Pages Table of Contents Introduction | | | Chapter 1 | 1 | | Description Operation Specifications Shipping Storage | 1-1<br>1-2<br>1-3<br>1-4<br>1-5 | | Chapter 2 | 2 | | Servicing<br>Troubleshooting | 2-1<br>2-2 | | Appendix A - Pin Out Tables Appendix B - Test Equipment Requirements Appendix C - WRX/WRC-7708 GPIB Command Tables Appendix D - STD-7000 I/O Map Appendix E - STD-7000 Memory Map Appendix F - Abbreviations | | TABLE OF CONTENTS Page 2 April 1/87 #### INTRODUCTION - STD-7000 STANDARD DIGITAL INTERFACE SYSTEM This manual contains operation and maintenance instructions for the STD-7000 Bus Controller and its optional Operator Terminal designated as the Standard Digital Interface (with keypad) System (SDIS). The information provided in this manual will familiarize the operator/technician with the STD-7000 to: - 1. Understand general operating capabilities of each unit and how both are to be implemented into a functional test system. - 2. Identify and understand function of all equipment controls. - 3. Properly interface STD-7000 to its Operator Terminal and prepare for further interface to accessory test equipment and UUT. - 4. Power-up STD-7000/Operator Terminal and understand all phases of start-up operations. - 5. Certify, test, repair or replace any major assembly or module within the STD-7000 Bus Controller. - 6. Sufficiently understand the circuitry and principles of operation of the optional Operator Terminal and Keypad. - 7. Maintain the operation of each unit in the Standard Digital Interface System to comply with expected performance standards as depicted in the "specifications" for each unit. - 8. Understand the principles of operation as they relate to the overall operation of the system, as well as to individual circuits. Due to the diverse range of applications for which this equipment can be used, this manual does not contain detailed operating instructions for any specific application. After thoroughly familiarizing oneself with all contents of this manual and sequentially performing all required installation/operation procedures, operator should refer to appropriate System Operation Manual for detailed operating instructions. The information in this manual applies to each unit in the Standard Digital Interface System (SDIS), which includes the STD-7000 Bus Controller Unit, ESP 6515 CRT Display Terminal, CRT Interface, Numeric Keypad and associated interface cabling. The information is relative to the mechanical and electrical characteristics of the Standard Digital Interface System (SDIS). This manual contains requirements for evaluating the SDIS during annual certification or at any time performance is in doubt. Even though its history indicates a high reliability rate, the SDIS may require "in depth" maintenance, such as prudent testing, troubleshooting and or extensive repair. With this in mind, the material and procedures in this manual will be helpful to the technician during the maintenance process from problem isolation to final repair. # CHAPTER ONE ## STD-7000 STANDARD DIGITAL INTERFACE SYSTEM ## OPERATION MANUAL #### TABLE OF CONTENTS | <u>Title</u> | <u>Chapter/Section/Subject</u> <u>Page</u> | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------| | SECTION 1 - DESCRIPTION | 1-1 | | <ol> <li>General</li> <li>Functional A. STD-7000 Bus Controller</li> </ol> | 1-1-1<br>1-1-1<br>1-1-1 | | <ul> <li>B. Operator Terminal</li> <li>3. Functional Block Diagram</li> <li>4. Software Implementation</li> <li>A. Magnetic (or "Personality"</li> <li>B. PROM Card Memory (Optional)</li> </ul> | 1-1-1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | SECTION 2 - OPERATION | 1-2 | | <ol> <li>Installation</li> <li>General (1) Safety Precautions</li> </ol> | 1-2-1<br>1-2-1<br>1-2-1<br>1-2-1 | | <ul> <li>(2) Equipment Inspection</li> <li>(3) Power Requirements</li> <li>(4) Installation Equipment</li> <li>(5) Bench/Rack Installation</li> </ul> | | | B. System Interface (1) System Interface Proce | | | <ol> <li>Description of Controls, Connectand Indicators</li> <li>A. STD-7000 Front Panel <ul> <li>(1) Magnetic Tape Transport</li> </ul> </li> </ol> | 1-2-2<br>1-2-2<br>1-2-2<br>1-2-2 | | (2) Keypad Mount (3) Reset Switch (4) Tape Cassette Eject Bu | 1-2-2<br>1-2-2<br>1 | | (5) AC Power Switch B. Rear Panel (1) Discrete Functions Int | cerface | | Connector (2) CRT Power Receptable (3) STD-7000 Power Recepta | 1-2-2<br>1-2-2<br>acle/Line | | Fuse Compartment<br>(4) RS-232C Interface Conr<br>(5) IFR Bus Interface Conr | 1-2-2<br>nector 1-2-2<br>nector 1-2-2 | | (6) IEEE-488 Bus Interface<br>Connector<br>(7) IEEE-488 Address Swite | 1-2-2 | | <u>Title</u> | <u>Chapter/Section/Subject</u> <u>Page</u> | |-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | C. ESP-6515 CRT Display Termin (1) CRT Power Switch (2) CRT Knubaand | 1-2-2 3 1-2-2 3 1-2-2 4 1-2-2 4 1-2-2 5 1-2-2 5 1-2-2 5 1-2-2 5 1-2-2 5 1-2-2 6 1-2-2 6 1-2-2 6 | | (2) CRT Keyboard<br>D. Numeric Keypad | 1-2-2 | | (1) Basic Keypad Operation E. CRT Interface Front Panel | s 1-2-2 4<br>1-2-2 5 | | (1) Terminal Connector | 1-2-2 | | (2) Keypad Connector | 1-2-2 | | (3) STD-7000 Connector<br>(4) Power Indicator Lamp | 1-2-2 5<br>1-2-2 5 | | F. CRT Interface Rear Panel | 1-2-2 | | <ul><li>(1) Fuse</li><li>(2) Power Input Connector</li></ul> | 1-2-2<br>1-2-2 6 | | (3) Power Output Connector | 1-2-2 | | 3. General Operating Procedures | 1-2-3 | | A. Power-Up Behavior (1) Automatic Start-Up Rou | 1-2-3<br>tine 1-2-3 1 | | (2) Diagnostic Test Progra | m 1-2-3 1 | | (3) Tape Program | 1-2-3 | | (4) PROM Program B. IEEE-488 Address Switch Set | 1-2-3 1 tings 1-2-3 2 ctions 1-2-3 2 Routines 1-2-3 2 ss 1-2-3 3 1-2-3 7 | | C. IEEE-488 Address Switch Fun | ctions 1-2-3 2 | | (1) Selection of Start-Up | Routines 1-2-3 2 | | (2) Selection of Bus Addre D. Automatic Start-Up Routine | ss 1-2-3 2<br>1-2-3 3 | | E. Set-Up Mode | | | (1) Set-Up Mode Procedure | 1-2-3 7<br>1-2-3 11 | | F. Personality Display<br>(1) Menu Format | 1-2-3<br>1-2-3<br>11 | | (2) Reset vs. Personality | Menus 1-2-3 11 | | (3) Personality Menus | 1-2-3<br>1-2-3<br>13 | | <ul><li>(4) Master Menu</li><li>(5) Function Control Menu</li></ul> | 1-2-3 15 | | (6) Data Fields (Identific | | | and Manipulation) | 1-2-3<br>1-2-3<br>20 | | (7) Data Entry Format | 1-2-3 | | SECTION 3 - SPECIFICATIONS | 1 - 3 | | <ol> <li>STD-7000 Specifications</li> </ol> | 1-3-1 | | A. Bus Characteristics<br>B. Rear Panel Interfaces | 1-3-1<br>1-3-1 | | C. Processor System | 1-3-1 | | D. Magnetic Tape Transport | 1-3-1 2<br>1-3-1 2<br>1-3-1 3<br>1-3-1 3 | | <ul><li>E. Physical Characteristics</li><li>F. Optional Peripherals</li></ul> | 1-3-1<br>1-3-1 3 | | i. Operonal retipherars | - · · | | <u>Title</u> | Chapter/Section/Subject | <u>Pa ge</u> | |------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------| | SECTION 4 - SHIPPING | 1 – 4 | | | <ol> <li>STD-7000 Shipping/Repacking</li> <li>A. Shipping Information</li> <li>B. Repacking Procedure</li> </ol> | 1 - 4 - 1<br>1 - 4 - 1<br>1 - 4 - 1 | 1<br>1<br>1 | | SECTION 5 - STORAGE | 1 - 5 | | | 1. Storage Precautions | 1-5-1 | 1 | 1-TABLE OF CONTENTS Page 4 April 1/87 # LIST OF ILLUSTRATIONS | <u>Title</u> | <u>Chapter/Section/Subject</u> | <u>Pa ge</u> | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | STD-7000 Functional Block Diagram STD-7000 Composite CRT Interface Composite Recommended Installation Configurati System Interface Diagram STD-7000 Front Panel STD-7000 Rear Panel CRT Display Terminal (Front View) 16-Key Numeric Keypad (Top View) CRT Interface Front Panel CRT Interface Rear Panel STD-7000 IEEE-488 Address Switch Set | 1-2-1<br>1-2-2<br>1-2-2<br>1-2-2<br>1-2-2<br>1-2-2<br>1-2-3 | 3<br>5<br>7<br>4<br>6<br>1<br>2<br>3<br>4<br>5<br>6<br>2 | | Automatic Start-Up Routine (Sequence of Operation) Directory Menu Display Menu General Menu Comm Menu Printer Menu Keyboard Menu Tab Menu Response Menu Master Menu (Typical Display) Function Control Menu (Typical Display) Function Control Menu (Numeric Data Function Control Menu (Alpha | 1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>1-2-3<br>Fields) 1-2-3<br>Fields) 1-2-3 | 6<br>7<br>7<br>8<br>8<br>8<br>8<br>9<br>13<br>15<br>16<br>17<br>18 | | Function Control Menu (Alphanumeric Fields) Repacking Procedure | 1-2-3<br>1-4-1 | 1 9<br>2 | # LIST OF TABLES | <u>Title</u> | <u>Chapter/Section/Subject</u> | <u>Pa ge</u> | |---------------------|--------------------------------|--------------| | Rack Mounting Kits | 1 - 2 - 1 | 4 | | Segment Positioning | 1 - 2 - 3 | 2 | 1-LIST OF TABLES Page 2 April 1/87 #### SECTION 1 - DESCRIPTION #### 1. General The Standard Digital Interface System (SDIS) is comprised of the STD-7000 Bus Controller and Operator Terminal (CRT Display, CRT Interface and Numeric Keypad). These components make up a standard hardware configuration common to several different ARINC compatible avionics test systems. The primary function of the configuration is to generate and receive ARINC 429/453 buses and display the contents of those buses on a CRT, thereby permitting an operator to verify the integrity of the system under test. A prime design goal of the SDIS is to provide a clear and simple format for monitoring and controlling ARINC bus activity from and to the unit under test (UUT), while allowing the operator to interpret and manipulate data with a minimum of effort. #### 2. Functional Until programmed for a specific application and implemented within a test system thru an appropriate interface, the capabilities of the SDIS are limited to normal power-up functions. This manual therefore describes the capabilities of the SDIS on a general level only, as they exist within any ARINC 700 series test system. Detailed operation of the system, when programmed for specific applications, are described within separate System Operation Manuals. #### A. STD-7000 Bus Controller The STD-7000 is a programmable ARINC bus controller designed to control serial bus communication within ARINC 700 series avionics test systems. The controller contains the following bus provisions: - (1) Six (6) programmable high/low speed ARINC 429 I/O buses and three (3) programmable very high speed ARINC 453 I/O buses. - (2) One (1) IFR I/O bus used for interface of auxiliary IFR test equipment. - (3) One (1) IEEE Standard 488-1978 bus for interface of an external ATE Controller. - (4) One (1) EIA RS232C bus for interface of Operator Terminal. In addition to the STD-7000's primary function as a bus controller, the unit also has the capability of controlling and activating a UUT through an interface device, while monitoring selected discrete signals to determine performance. #### B. Operator Terminal The Operator Terminal, consisting of a CRT display terminal, CRT Interface and 16-Key numeric keypad, provides operator with ability to interact with test system. The display terminal permits operator to observe all pertinent bus status and control information, while the keypad enables control information to be entered into the system. NOTE: The STD-7000's IEEE-488-1978 bus provision enables the test system to be interfaced with an external ATE Controller, permitting automatic/remote system control. Within this configuration, use of Operator Terminal is optional. #### 3. Functional Block Diagram The "STD-7000 Functional Block Diagram" (refer to 1-1-1, Figure 1) depicts the Standard Digital Interface System implemented within a typical ARINC 700 series test system. ## 4. <u>Software Implementation</u> To perform a given task, the STD-7000 must first be programmed with appropriate application software. In so doing, the STD-7000 is said to acquire a "personality", which enables it to execute program instructions according to the dictates of the application software. Two methods of software implementation are available to the user: A. Magnetic (or "Personality") Tape The STD-7000 is equipped with a magnetic tape drive which will accept certified mini-cassette tapes. The user is supplied with a prepared tape, containing desired application software, ready for loading into RAM memory. B. PROM Card Memory (Optional) At user's option, application software can be supplied on a PROM card. STD-7000 Functional Block Diagram Figure 1 ## 5. Mechanical (Refer to 1-1-1, Figure 2) The STD-7000 Bus Controller is comprised of the following major assemblies and associated modules: #### A. Front Panel Power Switch Tape Transport (with ejector) Numeric Keypad Mount Reset Switch #### B. Motherboard Assembly Card Cage Assembly EPROM Memory PC Board (optional) (removable PC Board) RAM Memory PC Board (removable PC Board) 429 Bus Output PC Boards (removable PC Board) Bus Analog Input PC Board (removable PC Board) IFR Bus Interface Connector RS-232 Interface Connector CPU PC Board (removable PC Board) Input/Output (I/O) PC Bd (removable PC Board) VHS Output PC Board (removable PC Board) Bus Logic Input PC Board (removable PC Board) IEEE-488 Address Switch IEEE-488 Bus Interface Connector Discrete Functions Interface Connector #### C. Power Supply Assembly NOTE: Two different types of Power Supply Modules are currently being used in the STD-7000 Bus Controller. In this manual, the IFR, Inc. Power Supply (Voltage Regulator) is described without any restrictions, however, information concerning the Sierracin Power Supply is restricted by its manufacturer to the +5 Volt calibration and removal/installation procedures. STD-7000 Composite Figure 2 #### 6. Operator Terminal The Operator Terminal CRT Interface consists of an ESP 6515 CRT Display Terminal and a KP-72480 Numeric Keypad. For maintenance information on the CRT, the technician should consult the appropriate CRT manufacturer's maintenance manual. CRT Interface Composite Figure 3 #### SECTION 2 - OPERATION #### 1. Installation #### A. General This section contains instructions for interfacing the STD-7000 Controller with an Operator Terminal and preparing the STD-7000 and installation site for interface to accessory test equipment and UUT. NOTE: As illustrated in the STD-7000 Functional Block Diagram (refer to 1-1-1, Figure 1), accessory test equipment for most ARINC 700 series test systems will consist primarily of a Discrete Functions Interface Device and an RF Test Unit. Instructions for interfacing these units to STD-7000 are contained in the appropriate System Operation Manual. Also included in this section are recommendations regarding installation/operating safety, equipment inspection, power requirements, required installation tools and bench/rack installations. #### (1) Safety Precautions Listed below are several important safety precautions which must be observed during all phases of system installation and operation. IFR Inc. assumes no liability for customer's failure to comply with any of the safety precautions outlined in this manual. #### (a) Complying With Instructions Installation/operating personnel should not attempt to install/operate system without reading and complying with all instructions contained in in this manual. All procedures contained in this manual must be performed in exact sequence and manner described. (b) Grounding Requirements To minimize shock hazard, all equipment chassis and cabinets must be connected to an electrical ground. For this purpose, all IFR test sets are equipped with a standard three-prong power cable which must be connected to a properly grounded three-prong wall receptacle. It is the customer's responsibility to: - Have a qualified electrician check wall receptacle(s) for proper grounding. - Replace any standard two-prong wall receptacle(s) with properly grounded threeprong receptacle(s). WARNING: DUE TO POTENTIAL SAFETY HAZARDS, USE OF THREE-PRONG TO TWO-PRONG ADAPTOR PLUG(S) IS NOT RECOMMENDED. (c) Operating Safety Due to presence of potentially lethal voltages within test equipment, operating personnel must not remove test equipment covers at any time. Component replacement and internal adjustments must be made by qualified maintenance personnel only. (d) Observing "CAUTION" and "WARNING" Labels Extreme care should be exercised when performing any operations preceded by a "CAUTION" or "WARNING" label. "CAUTION" labels appear where possibility of damage to equipment exists, while "WARNING" notes are used to denote a condition where a shock hazard exists, exposing personnel to possible bodily injury. (2) Equipment Inspection All IFR test sets are carefully inspected for material defects and are subjected to a thorough performance check prior to leaving factory. All sets are shipped to customer in excellent mechanical/electrical condition. Upon receipt of shipment, receiving personnel should: - (a) Account for presence of all equipment and accessories as listed on packing slip. - (b) Inspect all equipment for visible or concealed damage which may have occurred in transit. (If damage is apparent, see Receiving Inspection/Unpacking sticker affixed to shipping container for Damage Claim procedure.) - (3) Power Requirements All IFR test sets are normally factory wired to accept available external power service at installation site. Prior to making any electrical connections, installation personnel must check equipment power rating against power service rating, making sure both are same. NOTE: Equipment power rating information can be found on Model/Serial No. nameplate, located on rear panel of test instruments or in 1-3-1. If existing power service does not conform to equipment requirements, customer should contact IFR factory for instructions concerning equipment power supply modifications. (4) Installation Equipment All electrical connections are easily made by hand, without use of any special tools. #### (5) Bench/Rack Installation The STD-7000 Controller, Operator Terminal and accessory test equipment can be installed in either a bench-top or rack-mount fashion. All IFR test sets are normally shipped from factory with plastic feet installed for a bench-top installation. Instruments equipped for rack-mount installation must be special ordered from factory. NOTE: Conversion from bench to rack-mount installation is possible by ordering appropriate rack mounting kits from IFR factory (one kit per instrument required): | Equipment | Rack Mounting Kit<br>(IFR Part Number) | |-------------------------|----------------------------------------| | STD-7000 | 1001-0000-002 | | CRT Display<br>Terminal | 1405-0001-000 | #### Rack Mounting Kits Table 1 Shown below are the recommended installation configurations for the STD-7000, Operator Terminal and accessory equipment: "LATERAL BENCH INSTALLATION" Recommended Installation Configuration Figure 1 #### B. System Interface - (1) System Interface Procedure (Refer to 1-2-1, Figure 2) - (a) Position STD-7000, Display Terminal Interface and CRT Terminal on bench or within rack, leaving appropriate space for interface of accessory test equipment. - (b) Connect Cable 1 from STD-7000 CRT Power Connector (J202) to CRT Interface Power Input Connector (J15001). - (c) Connect Cable 2 from CRT Interface Power Output Connector (J15005) to CRT Terminal. - (d) Connect Cable 3 from CRT Interface Terminal Connector (J15004) to CRT Terminal. - (e) Connect Keypad to CRT Interface Keypad Connector (J15002). - (f) Connect Cable 4 from STD-7000 RS-232C Connector (J414) to CRT Interface STD-7000 Connector (J15003). - (g) Connect Keyboard to CRT Terminal. - (h) Plug female end of supplied STD-7000 AC power cable into male power receptacle (J201) on rear panel of STD-7000. - (i) Plug male end of STD-7000 AC power cord into standard three-prong grounded wall receptacle. Interface procedure is now complete. Do not activate STD-7000 AC power switch at this time; familiarization with all information contained in 1-2-2 and 1-2-3 is required before power-up sequence is performed. System Interface Diagram Figure 2 2. Description of Controls, Connectors, and Indicators STD-7000 Front Panel Figure 3 #### A. STD-7000 Front Panel (1) Magnetic Tape Transport Tape drive compartment for program (personality) tape cassettes. Tape drive will accept only Certified Digital Mini-cassettes. (2) Keypad Mount Mounting attachment used in securing model KP-72480 Keypad to STD-7000 front panel for operating convenience. (3) Reset Switch Returns all program test sequences and variables to initial operating conditions in event a program restart is desired. (4) Tape Cassette Eject Button Provides access to tape drive compartment for tape loading or ejection. (5) AC Power Switch Pushbutton switch which supplies/interrupts external AC power to STD-7000. (Switch is illuminated when power is set to ON.) STD-7000 Rear Panel Figure 4 #### B. Rear Panel (7) - (1) Discrete Functions Interface Connector 96-pin female connector for interface of Discrete Functions Control Unit to STD-7000. - (2) CRT Power Receptacle Standard 3-prong power receptacle for interface of CRT Interface. - (3) STD-7000 Power Receptacle/Line Fuse Compartment Contains standard three-prong power receptacle for STD-7000 AC power cord and 2 Amp line fuse. - (4) RS232C Interface Connector 25-pin EIA RS232C compatible female connector for interface of CRT Interface. - (5) IFR Bus Interface Connector 25-pin female connector for interface of auxiliary IFR test equipment. - (6) IEEE-488 Bus Interface Connector 24-pin female connector conforming to IEEE Standard 488-1978 for interface of general purpose programmable instrumentation. - Eight segment DIP switch used for setting both IEEE-488 bus address and operating mode of STD-7000. IEEE-488 Address Switch CRT Display Terminal (Front View) Figure 5 - C. ESP-6515 CRT Display Terminal - (1) CRT Power Switch Pushbutton switch which supplies/interrupts AC power to CRT Terminal. (2) CRT Keyboard (Refer to Manufacturer Reference Manual for key identification and description.) 16-Key Numeric Keypad (Top View) Figure 6 #### D. Numeric Keypad All data entry operations are performed with the 16-key numeric keypad. All keypad entries are displayed on CRT Terminal, where each can be checked for proper input format prior to being entered into STD-7000 memory. ## (1) Basic Keypad Operations | Function | Required Keystrokes | |-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | ENTERING DATA<br>INTO MEMORY | <ol> <li>Key in numeric data into appropriate data field.</li> </ol> | | | 2. Press "ENTER" key. | | ERROR CORRECTION (For data keyed in, but not yet entered into memory) | <ol> <li>Press "BACKSPACE" key to erase<br/>any displayed data preceding<br/>CRT cursor.</li> </ol> | | ERROR CORRECTION (For data entered into memory) | 1. Procedure same as outlined for "ENTERING DATA INTO MEMORY." | # CRT Interface Front Panel Figure 7 - E. CRT Interface Front Panel - (1) Terminal Connector Input/Output Connector for CRT Terminal. - (2) Keypad Connector26 PIN Connector for STD-7000 Keypad. - (3) STD-7000 Connector Input/Output Connector for STD-7000. - (4) Power Indicator Lamp Illuminates when power is applied to the CRT Interface. # CRT Interface Rear Panel Figure 8 - F. CRT Interface Rear Panel - (1) Fuse 1.5 Amp - 125 Volt - (2) Power Input Connector Input Connector for STD-7000. - (3) Power Output Connector Output Connector for CRT Terminal. # 3. General Operating Procedures ## A. Power-Up Behavior Power-up behavior concerns the operating characteristics of the SDIS from the time power is first applied to the system until the initial personality display is presented on the CRT. These operating characteristics include several different power-up sequences or start-up routines contained in STD-7000 firmware, which are operator selectable through the IEEE-488 address switch. Described below are four resident start-up routines available for use: # (1) Automatic Start-Up Routine This routine is intended for use within manual operating systems (equipped for magnetic tape and/or PROM card operation), where operator control is implemented through a CRT terminal/keypad combination. This routine automatically performs all necessary start-up operations required to obtain an initial personality display. # (2) Diagnostic Test Program The diagnostic test program contains several important self-test routines used in maintaining and trouble-shooting the STD-7000. THESE ROUTINES ARE NOT INTENDED FOR OPERATOR USE. ALL DIAGNOSTIC TEST PROCEDURES SHOULD BE PERFORMED BY QUALIFIED MAINTENANCE PERSONNEL ONLY! (REFER TO 2-2-2). #### (3) Tape Program This routine automatically performs tape rewinding and program loading functions for STD-7000 units equipped only for magnetic tape operation. Use of this routine is intended for STD-7000 units operating under ATE control. # (4) PROM Program Similar to the Tape Program described above, this routine is intended for STD-7000 units functioning under ATE control and equipped for optional PROM card operation. This routine will automatically access and display program information contained in PROM. B. IEEE-488 Address Switch Settings The IEEE-488 address switch (1-2-3, Figure 9) is located in the lower left hand corner of STD-7000 rear panel (refer to 1-2-2, Figure 4). Each switch segment can be placed to an ON or OFF position. STD-7000 IEEE-488 Address Switch Settings Figure 9 - C. IEEE-488 Address Switch Functions - (1) Selection of Start-Up Routines To select one of the four start-up routines, only switch segments 7 and 8 are used (positioning of segments 1 thru 6 do not affect selection of a start-up routine). The following table specifies positioning required of segments 7 and 8 for selection of a given start-up routine: | START-UP ROUTINE | SEGMENT 7 | SEGMENT 8 | |-------------------------------|-----------|-----------| | Automatic Start-up<br>Routine | ON | ON | | Diagnostic Menu | 0FF | OFF | | Tape Program | 0FF | ON | | PROM Program | ON | OFF | Segment Positioning Table 2 (2) Selection of Bus Address Switch segments 1 thru 6 are used to set bus address of STD-7000 when interfaced with IEEE-488 bus. (Specific switch settings for this purpose are contained in appropriate System Operation Manual, under section ATE System Operation.) Detailed discussion of Automatic Start-up Routine will follow in 1-2-3D. Operator should now set switch segments 7 and 8 to proper location. D. Automatic Start-Up Routine The automatic start-up routine performs virtually all power-up functions automatically from time operator activates STD-7000 power switch until an initial tape or PROM personality display appears on CRT. Depending on equipment configuration, required operator action (beyond activating power switch) is normally limited to two or fewer keypad entries. The Automatic Start-Up Routine (refer to 1-2-3, Figure 10) depicts the sequential flow of start-up operations from the time power is applied until the initial personality display is presented. A detailed step by step description of those operations is listed below, including the explanation of all utility codes and instructions which may appear on CRT. - (1) INSERT PERSONALITY TAPE INTO TAPE DRIVE (unless unit is equipped for PROM card operation). - (2) ACTIVATE STD-7000 POWER SWITCH Operator applies AC power to Standard Digital Interface System by pressing STD-7000 "POWER" switch. (3) MEMORY DIAGNOSTIC A few seconds after power is applied, a memory diagnostic is automatically performed to check all memory locations for proper operation. An eight character hex field (8000 XX XX+++\*) will momentarily appear on CRT to indicate memory diagnostic is taking place. NOTE: 8000 is a four digit hex field, representing the maximum RAM address available within system. This figure will vary from one unit to another, depending on options installed. NOTE: Warm up time of CRT is approximately 10 seconds. If system is started up cold, memory diagnostic may be concluded prior to CRT warm-up and the hex field will not be visible. If a memory error is detected during memory diagnostic, start-up routine automatically jumps to Diagnostic Test Program. If this condition occurs, operator should consult authorized maintenance personnel before taking further action. (4) PROM CARD MEMORY CHECK Following a successful memory diagnostic, the STD-7000 performs a self-check to determine if an optional PROM memory card is installed. The STD-7000 unit is equipped for magnetic tape and/or PROM card operation. If STD-7000 contains both operation capabilities, the personality software contained on tape may or may not be the same as that contained in PROM. (a) If PROM card memory is available, CRT will automatically display a RESET MENU as shown below. (refer to 1-2-3E for definition and use of menu format.) #### RESET MENU - 1. EXECUTE TAPE PROGRAM - 2. LOAD AND EXECUTE TAPE PROGRAM - 3. EXECUTE PROM PROGRAM KEY IN: Through an appropriate keypad entry, operator can instruct STD-7000 to execute one of the three operations listed on RESET MENU. - A key entry of 1 will immediately provide an initial personality display of tape program (if tape has been loaded). - A key entry of 2 will provide an initial personality display of tape program subsequent to program loading. - A key entry of 3 will immediately provide an initial personality display of PROM program. - (b) Without PROM card memory capability, the routine will proceed directly with tape rewinding and loading functions immediately after completion of memory diagnostic. (5) REWIND TAPE As a prerequisite to program loading, all magnetic tape cassettes are automatically rewound to start position. CRT will display REWINDING TAPE when this operation is in progress. (Maximum duration: approx. 30 seconds.) (6) LOAD TAPE Program information contained on tape is entered into STD-7000 RAM memory. (Maximum duration: approx. 90 seconds.) (7) RESET OPERATION Under normal operating conditions, "RESET" switch is used primarily to: - (a) Return all test parameters and sequences to their initial conditions. - (b) Restart a program after a program error occurs. Pressing RESET switch after an initial personality display has been achieved, will cause automatic start-up routine to reinitialize as follows: (a) Under magnetic tape operation The following RESET MENU will automatically appear on CRT: #### RESET MENU - 1. EXECUTE TAPE PROGRAM - 2. LOAD AND EXECUTE TAPE PROGRAM KEY IN: NOTE: Through an appropriate keypad entry, operator can load tape (if necessary) and restart tape program. (b) Under PROM card operation CRT will automatically display same RESET MENU described in paragraph (4)(a), and operator again has option of executing tape or PROM programs. - STEPS REQUIRING OPERATOR ACTION. - UNLESS UNIT IS EQUIPPED ONLY FOR PROM CARD OPERATION. - A CAUTION: TO BE PERFORMED BY QUALIFIED MAINTENANCE PERSONNEL ONLY. Automatic Start-Up Routine (Sequence of Operation) Figure 10 E. Set-Up Mode STEP Set-Up Mode provides the operator a selection of terminal features to enable and save for future use. (1) Set-Up Mode Procedure | | | <del></del> | | | | | | |---|-------|-------------|--------|----------|-----|---------|-----------| | 1 | Drace | Ε3 | kay an | Koyboand | + ^ | dicplay | Dinactory | Press F3 key on Keyboard to display Directory Menu. PROCEDURE | Directoryi | VI.O | |----------------------------------------------------------------|------| | Display General Comm Prir Kybd Tab Response | | | OnLin CirScrn CirComm Reset Recal 1 Sav 1 Recal 2 Sav 2 Factry | | Directory Menu Figure 11 Utilize keyboard keys and adjust if necessary for the following menus and features (refer to CRT Reference Manual for keyboard key identification and use): | Display | I Next Dir | VI.O | |---------------|-----------------------------------------------|------| | 80 Col E | xec Ctris Cursor Bink Bik Cursor On No GR Kit | | | Scrl Medium | Norm Video 60 FPS ScrSaver Off No Stat | | | | Display Menu<br>Figure 12 | | | General | 1 Next Dir | VI.O | | VTIOO | VTIOO USA AutoWrap Off NewLine Off | | | Userkeys Unik | Userfeat Unlk NumPad NormCursorKeys | | General Menu Figure 13 | STEP | PROCEDURE | نت جنوان شاهم جنوان والشاء والمده جامع مجاور مجاول والمدور | |------|-----------------------------------------------|------------------------------------------------------------| | **** | Comm I Next Dir | VI.O | | | T=9600 R=XMIT XOFF @ 220 BN 25 | | | | LocEcho Off EIA Data Disc 2sec XmitLimit SPDS | | | | Comm Menu<br>Figure 14 | | | | Prntr 1 Next Dir | VI.O | | | T=9600 Mode Norm 8N IS | | | | FullScrn ASCII Only Term None | | | | Printer Menu<br>Figure 15 | | | | Kybd I Next Dir | VI.O | | | TypWr Capsik Auto Rep On Click Off | | | | WarnBell On MargBell Off KB=NAm Break On | | | | Keyboard Menu<br>Figure 16 | | | | | | | | Tab I Next Dir | VI.0 | | | CirAll Set 8 Prgm | | | | | | Tab Menu Figure 17 | STEP | | PROCEDUR | E | |------|---------------|----------------------|------| | | Response | l Next Dir | Vi.0 | | | Term IO UTIOO | IDi= | D2= | | | Auto Ans Off | Display Answer Back= | | Response Menu Figure 18 $\frac{\text{NOTE:}}{\text{utilize SAV 1 function.}}$ Refer to Directory Menu and THIS PAGE INTENTIONALLY LEFT BLANK. # F. Personality Display (1) Menu Format Two important objectives of the SDIS are: - (a) To display bus information in a simple and easily understood format. - (b) To permit data entry with a minimum of key strokes. The menu format within the SDIS is structured so all data fields of a given bus are displayed on a CRT screen, with each field assigned a number. To change a field, the operator uses a numeric keypad to key in the number assigned to that field. This causes the CRT cursor to move to that field, permitting the operator to key in the desired new data. (2) Reset vs. Personality Menus Menus can be categorized into two basic groups: 1 Reset Menus Reset menus (contained in STD-7000 firmware) are used only in performing start-up and/or maintenance operations. Examples of reset menus referenced in earlier sections are: Diagnostic Test Program (1-2-3A) Tape Reset Menu (1-2-3D) PROM Reset Menu (1-2-3D) Personality Menus Personality menus (contained on magnetic tape or in PROM) reflect test information relative to specific application for which system is being utilized. # (3) Personality Menus Two basic types of menus (common to all personality displays, regardless of application) are used to display bus information within the STD-7000: (a) Master Menu (Initial Personality Display) This type of menu is displayed on Power-Up (subsequent to program loading) and when operator desires a change in the type of bus being displayed. Its only purpose is to serve as an index to other more detailed function control menus, which the operator will use to monitor bus activity. A typical master menu is shown in 1-2-3, Figure 19. NOTE: All examples of menu displays shown on the ensuing pages, pertain to the WRX-7708 Weather Radar Test Program. Although specific menu content will vary from one test application to another, all menus exhibit the same common characteristics identified in the following menu displays. # (b) Function Control Menus The Function Control menu is used to display specific status and control data pertinent to the test procedure being performed. All test parameters are formatted into clearly defined data fields, permitting simultaneous observation of all bus communication. A function control menu is selected for display by keying in the appropriate numerical code for that menu, as presented on the master menu. A typical function control menu is shown in 1-2-3, Figure 20. #### (4) Master Menu # Master Menu (Typical Display) Figure 19 (a) Menu Title Specifies the test application for which the Master Menu is being used. (b) Selection of Function Control Menus Provides the operator with a listing of function control menus available for display. Each function control menu is preceded by a number which is used to select that particular menu for display. (c) Key Entry Field Entry position for number corresponding to (CRT Cursor) function control menu to be displayed. # 1. Determine the function control menu to be displayed. 2. Using numeric keypad, enter the number corresponding to the desired function control menu. 3. Press ENTER key. Control Bus Output Menu will now be displayed (refer to 1-2-3, Figure 20). # (5) Function Control Menu Function Control Menu (Typical Display) Figure 20 (a) Menu Title Specifies the function control menu being displayed. (b) Master Menu Return A key entry of 99 allows the operator to return to the Master Menu from any function control menu. (c) Key Entry Field (CRT Cursor) Entry position for changing data fields or returning to Master Menu. (d) Data Fields A listing of specific test parameters, the values of which reflect prevailing test conditions and performance of the UUT. (6) Data Fields (Identification and Manipulation) Four basic types of data fields are used in most function control menus: (a) Binary Data Fields A binary data field is characterized as having only two states. Examples of binary data fields are highlighted in 1-2-3, Figure 21. | UL | NTROL WOR | D | RANGE WORD | |---------------|-------------|---------|--------------------| | 4 | i.(27Ø) | LABEL | 13, (271) | | | 5. (ODD) | PARITY | I4. (EVEN) | | | 5.(VAL) | MATRIX | 15. (VAL) | | | | RANGE | l6. (Ø8Ø) | | 7 | (xw) | MODE | | | | 3. (+ØØ,ØØ) | TILT | | | Ş | (CAL) | GAIN | | | 10 | 0. (OFF) | STAB | | | - 1 | I. (ON) | INDENT | | | 17 | 2.(OFF) | SECTOR | | | ANGE FIELD NO | | 99. RET | URN TO MASTER MENU | | | | | | | | | | | Function Control Menu (Binary Data Fields) Figure 21 | STEP | PROCEDURE | |------|----------------------------------------------------------------------------------------| | 1. | Determine data field to be changed. | | 2. | Enter number of data field and press ENTER key. | | | <ol> <li>The field will now automatically change<br/>to its opposite state.</li> </ol> | (b) Numeric Data Fields Numeric fields contain numeric data only. Examples of numeric fields are highlighted in 1-2-3, Figure 22. | I. PAGE (CB Ø) 2.C | UNDITION (SEN | D) 5. RATE (020) | |--------------------|---------------|----------------------| | CONTROL WOR | 0 | RANGE WORD | | 4. (27Ø) | LABEL | 13. (271) | | 5. (ODD) | PARITY | 14. (EVEN) | | 6.(VAL) | MATRIX | 15. (VAL) | | | RANGE | l6. (Ø8Ø) | | 7. (WX) | MODE | | | 8. (+ØØ.ØØ) | TILT | | | 9. (CAL) | GAIN | | | ID. (OFF) | STAB | | | II. (ON) | INDENT | | | 12.(OFF) | SECTOR | | | IANGE FIELD NO: | 99. R | ETURN TO MASTER MENU | | | | | | | | | Function Control Menu (Numeric Data Fields) Figure 22 | STEP | PROCEDURE | |------|---------------------------------------------------------------------------------------------------------------------------------------| | 1. | Determine the data field to be changed. | | 2. | Enter number of data field and press ENTER key. | | | NOTE: This will position CRT cursor within selected data field and all numeric data previously contained in the field will be erased. | | 3. | Key in desired new numeric data and press ENTER key). | | , | NOTE: Desired numeric data will now appear within data field. | # (c) Alpha Data Fields Alpha fields are fields that may contain one of several words. Examples of alpha fields are highlighted in 1-2-3, Figure 23. When an alpha field is changed, a submenu specifically for that field is displayed in the lower left corner of the CRT display. A submenu provides a choice of parameter conditions which can be entered within the selected alpha field. Function Control Menu (Alpha Data Fields) Figure 23 | STEP | PROCEDURE | |------|------------------------------------------------------------------------------------------------------------------------------| | 1. | Determine data field to be changed. | | 2. | Enter number of data field and press ENTER key. | | | NOTE: A submenu for the selected data field will now appear in lower left corner of CRT display. | | 3. | From the choices provided on the submenu, determine which new parameter condition is to be entered into selected data field. | | 4. | Enter number corresponding to selected condition and press ENTER key. | # (d) Alphanumeric Data Fields An alphanumeric data field is one that contains either words or numbers. An alphanumeric field is highlighted in 1-2-3, Figure 24. When an alphanumeric field is changed, a submenu specifically for that field is displayed on the CRT. Function Control Menu (Alphanumeric Data Fields) Figure 24 | STEP | PROCEDURE | |------|------------------------------------------------------------------------------------------------------------------------------------| | 1. | Determine data field to be changed. | | 2. | Enter number of data field and press ENTER key. | | | NOTE: A submenu for the selected data field will appear on the CRT display (specific location of submenu on CRT display may vary). | STEP #### **PROCEDURE** - 3. The operator has two choices for entering new data: - 1. Select one of several conditions provided on submenu and press ENTER key. - 2. Enter numeric data subject to proper range and limits for the test parameter. # (7) Data Entry Format All STD-7000 application programs feature an inherent error-checking capability which will aid operator in minimizing data entry errors. Any data keyed into a given data field must conform to specific format and/or value requirements for that particular field. Data not conforming to required input format is considered invalid, and as such will not be accepted. This becomes evident when operator attempts to enter invalid data by pressing ENTER key and the display automatically erases the invalid entry and the CRT cursor repositions itself at initial entry point of the field, awaiting a new and valid entry. EXAMPLE #1: Test parameter LABEL requires all data entries to be in octal coding within a range of $\emptyset$ to 377 and with no digit being larger than 7. | ENTRY | RESULT | |-------|----------------------------------------------------------| | 426 | INVALID; entry exceeds range limit of 377. | | 35.6 | INVALID; decimal point not acceptable. | | 346 | VALID; entry con-<br>forms to all input<br>requirements. | | 285 | INVALID; middle digit is greater than 7. | EXAMPLE #2: Test parameter TILT requires an entry representing tilt angle of radar antenna. Numeric entry must be a multiple of .25 within a range of 15.75 and each entry must be preceded by a designation of polarity (+ or -). | ENTRY | RESULT | |--------|----------------------------------------------------------------| | -15.02 | INVALID; entry is not a multiple of .25. | | +63.25 | INVALID; entry exceeds maximum acceptable tilt angle of 15.75. | | +14.75 | VALID; entry con-<br>forms to all input<br>requirements. | NOTE: Operator should refer to appropriate System Operation Manual for explanation of input formats required by data fields within that particular application. THIS PAGE INTENTIONALLY LEFT BLANK. # LIST OF ILLUSTRATIONS | <u>Title</u> | <pre>Chapter/Section/Subject</pre> | <u>Pa ge</u> | |--------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------| | STD-7000 Simplified Interconnect<br>Block Diagram | 2-2-1 | 2 | | STD-7000 Organizational Chart STD-7000 Detailed Block Diagram EPROM Card Block Diagram RAM Card Block Diagram CPU Card Block Diagram | 2-2-1<br>2-2-1<br>2-2-1<br>2-2-1<br>2-2-1 | 3<br>7<br>9<br>10<br>11 | | I/O Card Block Diagram | 2-2-1 | 13 | | VHS Output Card Block Diagram<br>429 Bus Output Card Block Diagram | 2-2-1<br>2-2-1 | 14<br>17 | | Bus Input Logic Card Block Diagram | 2-2-1 | 20 | | Bus Input Analog Card Block Diagram IFR Universal Power Supply Block Diagram | 2-2-1<br>2-2-1 | 24<br>26 | | CRT Interface Block Diagram | 2-2-1 | 29 | | Control Bus (Channels Ø and 1) Evaluation Set-Up Diagram | 2-2-2 | 4 | | Two-Word Data Message | 2-2-2 | 5<br>8<br>9 | | CONTROL WORD Data Bits<br>RANGE WORD Data Bits | 2-2-2<br>2-2-2 | 8 | | Control Bus (Channels 2 and 3) Evaluation Set-Up Diagram | 2-2-2 | 10 | | Control Bus Output Page (CB Ø) | 2-2-2 | 11 | | Control Bus Output Page (CB 1) | 2-2-2 | 12 | | Control Bus Output Page (CB 2) Control Bus Output Page (CB 3) | 2-2-2<br>2-2-2 | 12<br>13 | | Control Bus Input Page (CB Ø) | 2-2-2 | 13 | | Control Bus Input Page (CB 1) | 2-2-2 | 14 | | Control Bus Input Page (CB 2) | 2-2-2 | 14 | | Control Bus Input Page (CB 3) Attitude Bus (Channel D) Evaluation | 2-2-2<br>2-2-2 | 15<br>17 | | Set-Up Diagram | 2-2-2 | 1, | | Attitude Bus Four Word Trace | 2-2-2 | 18 | | Attitude Bus Sample Traces | 2-2-2 | 19 | | Attitude Output Page (Bus No. Ø)<br>Attitude Output Page Word | 2-2-2<br>2-2-2 | 19<br>20 | | Identification Trace | 2-2-2 | 20 | | Pitch Word | 2-2-2 | 20 | | Roll Word | 2-2-2 | 22 | | Pitch Rate Word | 2-2-2 | 23<br>25 | | Roll Rate Word<br>Attitude Bus (Channel 1) | 2-2-2<br>2-2-2 | 26 | | Evaluation Set-Up Diagram | | | | Attitude Output Page (Bus No. 1) | 2-2-2 | 27 | | DATA Bus (Channel 1) Evaluation | 2-2-2 | 29 | | Set-Up Diagram<br>Start and End Sync Overlap | 2-2-2 | 30 | | Data Bus (Channel 2) Evaluation | 2-2-2 | 31 | | Set-Up Diagram | | | 2-LIST OF ILLUSTRATIONS Page 1 April 1/87 # LIST OF ILLUSTRATIONS | <u>Title</u> | Chapter/Section/Subject | <u>Pa ge</u> | |---------------------------------------------------------------------------------------------------------|-------------------------------------|----------------| | Data Bus (Channel 3) Evaluation | 2-2-2 | 32 | | Set-Up Diagram<br>+5V Adjustment Point (Sierracin)<br>R9932 Adjustment Point Access Hole | 2-2-3<br>2-2-3 | 3<br>6 | | (IFR Universal Power Supply Only)<br>R9932 Adjustment Point (IFR Univers<br>Power Supply Cover Removed) | al 2-2-3 | 6 | | Certified Mini-Data Cassette Tape Example Check Sum (CS) and | 2-2-3<br>2-2-4 | 7 | | Synchronization (SYNC) Error Indication Example Memory (MEM) Error Indicati | on 2-2-4 | 4 | | RS232C Plug (Jumper Configurations)<br>153.6 kHz Clock Signal<br>Negative Going Pulse | 2-2-4<br>2-2-4<br>2-2-4 | 16<br>17<br>17 | | STD-7000 to DF Cable Ends<br>Positive Going Pulse | 2 - 2 - 4<br>2 - 2 - 4 | 20<br>24 | | Trace at Pin 2 of X717<br>Trace at Pin 11 of X718<br>Clock Pulse | 2 - 2 - 4<br>2 - 2 - 4<br>2 - 2 - 4 | 25<br>26<br>33 | | Repetition Rate<br>LS Clock Pulse | 2-2-4<br>2-2-4<br>2-2-4 | 33<br>41<br>50 | | X506 Dual Trace<br>Timebase X10<br>BWS and Clock Signal | 2-2-4<br>2-2-4 | 50<br>51 | | EWS and Clock Signal<br>VHS Data and Clock Traces<br>Expanded VHS Data and Clock Traces | 2-2-4<br>2-2-4<br>2-2-4 | 51<br>55<br>55 | | VHS BWS<br>VHS EWS | 2 - 2 - 4<br>2 - 2 - 4 | 55<br>56<br>57 | | VHS Data Trace<br>VHS Waveform<br>Expanded VHS Waveform | 2-2-4<br>2-2-4<br>2-2-4 | 57<br>57<br>57 | | STD-7000 Composite Assembly Card Cage Assembly | 2-2-5<br>2-2-5<br>2-2-5 | 3<br>4<br>5 | | STD-7000 Rear Panel<br>Front Panel Assembly<br>Rear Panel Assembly | 2-2-5<br>2-2-5 | 8<br>10 | | IFR Universal Power Supply Assembly CPU and I/O Test Set-Up Memory Test Set-Up | 2-2-5<br>2-2-6<br>2-2-6 | 13<br>3<br>5 | | VHS Output Test Set-Up Test Set-Up for One 429 Output Card | 2-2-6<br>2-2-6 | 6<br>7 | | Test Set-Up for All 429 Output Card STD-7000 Interconnect Diagram | s 2-2-6<br>2-2-7 | 8<br>3 | # LIST OF ILLUSTRATIONS | <u>Title</u> | <pre>Chapter/Section/Subject</pre> | <u>Pa ge</u> | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | CRT Interface Interconnect Diagram Motherboard Circuit Schematic STD-7000 Keypad Circuit Schematic Rear Panel Circuit Schematic 32K PROM Circuit Schematic 16K RAM Circuit Schematic CPU Circuit Schematic I/O Circuit Schematic I/O Circuit Schematic VHS Output Circuit Schematic 429 Bus Output Circuit Schematic Bus Input Logic Circuit Schematic Bus Input Analog Circuit Schematic Universal Power Supply Circuit | 2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7<br>2-2-7 | 6<br>7<br>8<br>9<br>10<br>12<br>14<br>16<br>19<br>21<br>26<br>28 | | Schematic CRT Interface Circuit Schematic Extender PC Board Motherboard PC Board Rear Panel PC Board 32K PROM PC Board 16K RAM PC Board CPU PC Board I/O PC Board VHS Output PC Board 429 Bus Output PC Board Bus Input Logic PC Board Bus Input Analog PC Board Universal Power Supply, Voltage Regulator PC Board | 2-2-7 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 2-2-8 | 32<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14 | | CRT Interface PC Board | 2-2-8 | 16 | THIS PAGE INTENTIONALLY LEFT BLANK. 2-LIST OF ILLUSTRATIONS Page 4 April 1/87 # LIST OF TABLES | <u>Title</u> | <pre>Chapter/Section/Subject</pre> | <u>Pa ge</u> | |---------------------------------|------------------------------------|--------------| | Two-Word Data | 2-2-2 | 6 | | CONTROL WORD Labels | 2-2-2 | 6 | | CONTROL WORD SDI Numbers | 2-2-2 | 7 | | CONTROL WORD Submenus | 2-2-2 | 7 | | CONTROL WORD Data | 2-2-2 | 7 | | CONTROL WORD Tilt Positions | 2-2-2 | 8 | | RANGE WORD Data | 2-2-2 | 9 | | RANGE WORD Miles | 2-2-2 | 9 | | Four Word Trace Data | 2-2-2 | 18 | | PITCH WORD Matrix Submenus | 2-2-2 | 20 | | PITCH WORD Data | 2-2-2 | 21 | | PITCH WORD Labels | 2-2-2 | 22 | | Data Bus Start Bin Inputs | 2-2-2 | 34 | | Sierracin Power Supply Terminal | 2-2-5 | 11 | | Block | | | | 429 Output Card Jumper Location | 2-2-6 | 9 | THIS PAGE INTENTIONALLY LEFT BLANK. 2-LIST OF TABLES Page 2 April 1/87 ## SECTION 1 - SERVICING ## 1. Preventive Maintenance This section contains routine maintenance instructions for cleaning and inspecting the STD-7000 Bus Controller. ## A. External Cleaning - (1) Clean front panel with a soft lint-free cloth. If soiled area is difficult to remove, dampen cloth with water. Use liguid detergent only if necessary. - (2) Remove Cooling Fan Filter from rear panel and remove dust with dry air jet. If dirt is difficult to remove, wash filter in warm soapy water and dry with dry air jet. - (3) Remove grease, fungus and/or ground-in dirt from surfaces with a soft lint-free cloth dampened (not wet) with denatured alcohol. - (4) Remove dust and dirt from connectors with a soft bristled brush. - (5) Clean wire leads with soft lint-free cloth. - (6) Paint exposed metal surface to avoid rust or corrosion. #### B. Internal Cleaning (1) Remove internal dust with hand controlled dry air jet of no more than 15 psig $(1.054 \text{ kg/cm}^2)$ and wipe internal case assembly parts and frame with soft lint-free cloth moistened with alcohol. CAUTION: DELIBERATE OR ACCIDENTAL MOVING (HOWEVER SLIGHT) OF DISCRETE COMPONENTS ON CIRCUIT BOARDS, ETC. SHOULD BE AVOIDED. - C. Visual Inspection - (1) Card Cage Assembly: - (a) Inspect tightness of subassemblies and all mounted equipment (including vertically installed PC Boards). - (b) Inspect for corrosion or obvious damage to metal surfaces. - (2) Circuit Boards: - (a) Inspect for corrosion or damage to connectors. # 1. Theory of Operation #### A. Introduction This section contains Theory of Operation for the major circuits within the STD-7000 Bus Controller. The circuit theory is presented on two levels and is organized as follows: (1) Simplified Theory of Operation Provides a simplified description of how each module interacts within the STD-7000 Bus Controller system. This description is based on the STD-7000 Simplified Interconnect Block Diagram (2-2-1, Figure 1), STD-7000 Detailed Block Diagram (2-2-1, Figure 3) and the STD-7000 Organizational Chart (2-2-1, Figure 2). (2) Module Level Theory of Operation Detailed description of the individual module circuit theory and functions relating to normal operation of the STD-7000. All module descriptions are based on the STD-7000 Detailed Block Diagram (2-2-1, Figure 3) and associated circuit schematics located in 2-2-7. #### B. General The STD-7000 Bus Controller is a programmable ARINC Bus Controller capable of controlling serial bus communications. All components within the unit are solid state. The primary function of this unit is to generate and receive ARINC 429/453 buses and display the contents of those buses on an optional CRT Display Terminal. In addition to its primary function as a bus controller, the STD-7000 also controls and activates a UUT through an interface device while monitoring selected discrete signals to determine UUT performance. The STD-7000 consists of a Power Supply, Cooling Fan, Mini-Tape Cassette Transport Assembly and a Card Cage Assembly with provisions for twelve plug-in PC boards. The basic module functions are described as follows: # (1) Power Supply Converts the AC input voltage to four DC voltages (+5 VDC, -5 VDC, +12 VDC and -12 VDC) which are distributed to the Mini-Cassette Transport and Card Cage Assemblies. AC power is available at the STD-7000 Rear Panel CRT Power Receptacle (J202) for use as a source of power for the operation of other equipment. # MAINTENANCE MANUAL STD-7000 ## (2) Cooling Fan Provides cooling for internal components within STD-7000 Card Cage with external dust covers installed. STD-7000 Simplified Interconnect Block Diagram Figure 1 ## (3) Mini-Cassette Transport Used as one source of STD-7000 software implementation. Once a prepared, certified, mini-cassette tape containing the desired application software is installed in the tape transport and the desired start-up routine has been selected, by positioning the IEEE-488 Address Switch (segments 7 and 8), the tape is ready and may be loaded into RAM memory. Once the tape is loaded in memory, the STD-7000 assumes a personality which enables it to execute program instructions according to instructions contained in the software. The tape transport also allows off-line storage of personality tapes as well as other non-pertinent data. STD-7000 Organizational Chart Figure 2 # (4) Card Cage Assembly Consists of a Card Cage and Motherboard Assembly which contains the IFR Bus, ARINC Buses, IEEE-488 Bus, IEEE-488 Address Switch, Cassette Tape Transport Interface, RS-232C (CRT Display) Interface, Cooling Fan power source and DF (Discrete Functions) interconnect. The Motherboard contains provisions for twelve vertically installed, plug-in PC boards or cards (refer to 2-2-1, Figure 2). The cards may be installed in any slot within the card cage with the exception of the CPU and I/O cards. To prevent damage to the CPU and its peripherals, these two cards must occupy their assigned positions. For proper system operation, all slots between the CPU Card and last card in system (normally the Analog Input Card) must be occupied. The following cards are within the Card Cage Assembly: # (a) 16K EPROM Card This optional card is primarily prepared for use in units under ATE control. When this card is installed, the Microprocessor will automatically access and display program information contained in PROM, if selected. # (b) 16K RAM Card Used in conjunction with the Mini-Cassette personality tape to program the STD-7000 for a specific software application. (c) CPU Card Contains the brain for controlling all the interface circuits and executes the program instructions which determine the usage of all I/O devices and CPU support devices. (d) I/O (Input/Output) Card Provides interface for the RS232C Bus (CRT Display Terminal), IFR Bus (Discrete Functions Unit or other IFR, Inc., compatible equipment) and the IEEE-488 Bus (GPIB). (e) VHS Output Card Provides interface for three VHS Buses, each having either a high or low speed VHS Bus output. The VHS Output Card maintains control over the VHS Buses with the CPU having the option of selecting either a high or low speed bus operation. (f) 429 Output Card Provides interface for two identical 429 Bus outputs to the ARINC Bus. NOTE: Three 429 Output Cards are in use. Each card is jumpered for CPU identification. (g) Logic Input Card Deformats and buffers VHS (342) and 429 Bus inputs from the Analog Input Card. (h) Analog Input Card Provides multiplexing and line receiving of VHS and 429 Buses from the ARINC Bus. - C. Simplified Theory of Operation (Refer to 2-2-1, Figure 4) - (1) STD-7000 - (a) Microprocessor Operation The CPU or Microprocessor Card is the controller of the STD-7000. The CPU manipulates and controls all data to and from the appropriate buses at the expected time intervals, allowing successful STD-7000 operation. The Microprocessor is located on the CPU PC Board and communicates with the rest of the STD-7000 through a 100-pin connector on the Motherboard. The Microprocessor has sixteen address lines, eight data lines, seven control lines (including one read and one write strobe). On initial power-up, the Micro-processor performs a functional test of each card installed in the card cage. Upon completion of this functional check, the Microprocessor checks the Card Cage for the presence of an EPROM Card. If the EPROM Card is present, its program will automatically be executed, if selected, in accordance with the information contained in ROM. If the Microprocessor does not sense an EPROM Card, it will then load the program contained on magnetic tape, into RAM. After tape loading, the Microprocessor executes the tape program which determines the usage of the I/O devices and CPU support devices. (b) Memory Operation The STD-7000 contains provisions for a 16K RAM PC Board and/or the optional 16K EPROM PC Board. The CPU Card contains an additional 4K bytes of EPROM and 8K bytes of RAM. (Refer to Appendix E for RAM/PROM address locations) (c) Card Cage Operation The Card Cage contains the nucleus of the STD-7000. In the case of weather radar, a choice of two memory cards (RAM or PROM), a CPU Card, I/O Card, VHS OUTPUT Card, three 429 OUTPUT Cards, a Logic Input Card, and an Analog Input Card are used. Each card has been assigned a color coded slot within the Card Cage that produces the best operational characteristics for that particular card. The Processor Bus, which allows signal transfer of Address, Data and Control Clock input and/or output information (necessary for correct operation of each specified card), is located on the Motherboard. Motherboard also contains the ARINC Bus, used for all 429 and 453 (VHS) Bus activities during communications with a UÚT, via the DF unit. Interrupt Priority Chain provides each card direct communication with the CPU, mostly consisting of command completion signals to provide the CPU freedom from a constant monitoring profile. This allows other functions in the protocol structure to be accomplished simultaneously. The 429 Bus data originates from one of three 429 Output Cards (depending upon how the access jumpers are installed) and the VHS Bus data originates on the VHS Bus Output Card. Both buses use the Logic and Analog Input Cards for interpretation, multiplexing and deformatting of signals. Received data is available to CPU from either or both Input Cards, when requested. # (2) CRT Interface The CRT Interface filters the control codes from the STD-7000 and converts the control codes to the appropriate ANSII control codes for use with any standard ANSII terminal. | <u>Titl</u> | <u>1 e</u> | Chapter/Section/Subject | <u>Pa ge</u> | |-------------|-------------------------------------------------------------------------------------|-------------------------|------------------| | | E. VHS Output Card Failures (1) No VHS Output Data (2) Improper Number of VHS Bits | 2-2-4<br>2-2-4<br>2-2-4 | 23<br>23<br>28 | | | (3) Improper Start/Stop<br>Sync Generation | 2-2-4 | 29 | | | (4) Improper VHS Data | 2-2-4 | 30 | | | F. 429 Bus Output Card Failure (1) No 429 Bus Output Data | | 33<br>33 | | | (2) Incorrect 429 Bus<br>Output Data | 2-2-4 | 38 | | | G. Logic Input Card Failures | 2-2-4 | 39 | | | (1) Clock Malfunctions | 2-2-4 | 39 | | | (2) Wrong Low Speed Clock<br>Frequency | 2-2-4 | 43 | | | (3) Improper Logic Data or Logic Completely | 2-2-4 | 44 | | | Inoperative | 2 2 4 | 47 | | | <ul><li>H. Analog Input Card Failures</li><li>(1) No Receipt of 429 Bus</li></ul> | 2-2-4<br>2-2-4 | 47 | | | Data | | • • | | | (2) No Receipt of 453 (VHS<br>Data | ) 2-2-4 | 53 | | | I. Power Supply Troubleshootin<br>Flowchart | g 2-2-4 | 59 | | | (1) Power Supply | 2-2-4 | 59 | | 5. | Disassembly/Reassembly | 2-2-5 | 1 | | | A. Introduction | 2-2-5<br>ions 2-2-5 | 1 | | | <ul><li>(1) Preliminary Considerat</li><li>B. STD-7000 Disassembly/Reasse</li></ul> | | | | | (1) Case Disassembly | 2-2-5 | 2<br>2<br>5<br>7 | | | (2) Card Cage Assembly | 2-2-5 | 5 | | | (3) Front Panel Assembly | 2-2-5 | . 7 | | | (4) Rear Panel Assembly | 2-2-5 | 9 | | _ | (5) DC Power Supply Assemb | 1 y 2-2-5 | 11 | | 6. | Module Testing | 2-2-6<br>2-2-6 | 1 | | | A. General (1) Safety Precautions | 2-2-6<br>2-2-6 | 1 | | | <ul><li>(1) Safety Precautions</li><li>(2) Test Equipment Require</li></ul> | | 2 | | | (3) Disassembly/Reassembly Requirements | | 2 | | | B. STD-7000 Module Tests | 2-2-6 | 3 | | | (1) Card Cage | 2-2-6 | 3 | | | (2) Power Supply | 2-2-6 | 11 | | 7. | Schematics | 2-2-7 | 1 | | | A. General | 2-2-7 | 1 | | | B. Interconnect Diagrams and<br>Circuit Schematics | 2-2-7 | 1 | | <u>Title</u> | | <pre>Chapter/Section/Subject</pre> | <u>Pa ge</u> | |--------------|---------------------|------------------------------------|--------------| | Α. | Board Assemblies | 2-2-8 | 1 | | | General | 2-2-8 | 1 | | | PC Board Assemblies | 2-2-8 | 1 | ## CHAPTER TWO # STD-7000 STANDARD DIGITAL INTERFACE SYSTEM # MAINTENANCE MANUAL # TABLE OF CONTENTS | <u>Title</u> | <u>Chapter/Section/Subject</u> | <u>Pa ge</u> | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------| | Table of Contents<br>List of Illustrations | 1-Table of Contents<br>1-List of Illustrations | 1<br>1 | | SECTION 1 - SERVICING | 2-1 | | | <ol> <li>Preventive Maintenance</li> <li>A. External Cleaning</li> <li>B. Internal Cleaning</li> <li>C. Visual Inspection <ul> <li>(1) Card Cage Assembly</li> <li>(2) Circuit Boards</li> </ul> </li> </ol> | 2-1-1<br>2-1-1<br>2-1-1<br>2-1-1<br>2-1-1<br>2-1-1 | 1<br>1<br>1<br>2<br>2<br>2 | | SECTION 2 - TROUBLESHOOTING | 2-2 | | | <ol> <li>Theory of Operation</li> <li>A. Introduction <ul> <li>(1) Simplified Theory of</li> <li>Operation</li> </ul> </li> </ol> | 2-2-1<br>2-2-1<br>2-2-1 | 1<br>1<br>1 | | (2) Module Level Theory Operation | of 2-2-1 | 1 | | B. General (1) Power Supply (2) Cooling Fan (3) Mini-Cassette Transpo | 2-2-1<br>2-2-1<br>2-2-1<br>2-2-1<br>2-2-1 | 1<br>1<br>2<br>2<br>3<br>4<br>4<br>6<br>9 | | C. Simplified Theory of Operation (1) STD-7000 | ation 2-2-1<br>2-2-1 | 4 | | (2) CRT Interface D. Module Level Theory of Ope (1) EPROM Card (2) RAM Card (3) CPU Card (4) I/O Card (5) VHS Output Card (6) 429 Bus Output (7) Bus Input Logic Card (8) Bus Input Analog Card (9) Power Supply (10) CRT Interface | 2-2-1<br>2-2-1<br>2-2-1<br>2-2-1<br>2-2-1<br>2-2-1<br>2-2-1 | 9<br>9<br>10<br>11<br>13<br>14<br>17<br>20<br>24<br>26 | | <u>Title</u> | | Chapter/Section/Subject | <u>Pa ge</u> | |--------------|-----------------------------------------------------------------------------------|-------------------------|------------------| | 2. P | erformance Evaluation | 2-2-2 | 1 | | Α | . General | 2-2-2 | 1 | | | (1) Test Equipment | 2-2-2 | 1 | | | Requirements | | _ | | | (2) Safety Precautions | 2-2-2 | 1 3 | | В | | 2-2-2 | 3 | | | Procedures (1) Control Bus Performance | 2-2-2 | 3 | | | Evaluation | 2-2-2 | 3 | | | (2) Attitude Bus Performand | ce 2-2-2 | 16 | | | Evaluation | | 20 | | | (3) Data Bus Performance | 2-2-2 | 28 | | | Evaluation | | | | | alibration | 2-2-3 | 1 | | . А | . General | 2-2-3 | 1<br>1<br>1 | | | (1) Accessory Test Equipmer | 2-2-3 | 1 | | | Requirements (2) Disassembly Requirement | s 2-2-3 | 1 | | | (3) Safety Precautions | 2-2-3 | 1<br>2<br>3<br>3 | | В | . Calibration Procedures | 2-2-3 | 3 | | | (1) SIERRACIN Power Supply | 2-2-3 | 3 | | | +5V Adjustment | | | | | (2) IFR Universal Power Sup | oply 2-2-3 | 5 | | • | +5 V Adjustment | 2 2 2 | - | | | . STD-7000 Personality Tape | 2-2-3 | 7 | | 4. Ti | Duplication roubleshooting Flowcharts | 2-2-4 | 1 | | | . General | 2-2-4 | | | Α. | (1) How To Use Tabular | 2-2-4 | 1 | | | Flowcharts | · <del></del> · | _ | | | (2) Troubleshooting Hints | 2-2-4 | 1 | | | (3) Safety Precautions | 2-2-4 | 2<br>3<br>3 | | | (4) Test Equipment Requirem | | 3 | | | (5) Disassembly/Reassembly | 2-2-4 | 3 | | | Requirements (6) Start-Up Routine Errors | 2-2-4 | . 3 | | В. | | 2-2-4 | 3<br>5<br>5 | | | (1) Check Sum (CS) Error | 2-2-4 | 5 | | | (2) Memory Error | 2-2-4 | 8 | | С. | • • | 2-2-4 | 11 | | | (1) CPU Card Inoperative | 2-2-4 | 11 | | | (2) CPU Card (Tape Related) | 2-2-4 | 13 | | | Malfunction | 0 0 4 | 1.5 | | D. | | 2-2-4<br>2-2-4 | 15<br>15 | | | (1) No Terminal Display Operation | ∠ <b>-</b> ∠ <b>-</b> 4 | 13 | | | | nse 2-2-4 | 18 | | | <ul><li>(2) No Numeric Keypad Respo</li><li>(3) No IFR Bus Communicatio</li></ul> | | 20 | | | With Discrete Functions | | | | | Unit | | | ### SECTION 5 - STORAGE - 1. Please note the following storage precautions. - A. No particular storage requirements are necessary during extended periods in which the Test Set will not be utilized. - B. The following common sense practices should be done, however: - (1) Disconnect the Test Set from any electrical power source. - (2) Disconnect and store the AC power cable and any other accessories with the Test Set. - (3) Cover the Test Set to prevent dust and debris covering and entering the Test Set. THIS PAGE INTENTIONALLY LEFT BLANK. ### SECTION 4 - SHIPPING - 1. The following information applies to shipping and repacking procedures for the STD-7000. - A. Shipping Information IFR test sets returned to factory for calibration, service or repair must be repackaged and shipped subject to the following conditions: (1) Do not return any products to factory without first receiving authorization from IFR Customer Service Department. CONTACT: Customer Service Dept. IFR SYSTEMS, INC. 10200 West York Street Wichita, Kansas 67215 Telephone: (800)-835-2350 TWX: 910-741-6952 - (2) All test sets must be tagged with: - (a) Owner's Identification and address - (b) Nature of service or repair required - (c) Model No. - (d) Serial No. - (3) Sets must be repackaged in original shipping containers using IFR packing molds. If original shipping containers and materials are not available, contact IFR Customer Service Dept. for shipping instructions. - (4) All freight costs on non-warranty shipments are assumed by customer. (See Warranty Packet for freight charge policy on warranty claims.) - B. Repacking Procedure (Refer to 1-4-1, Figure 1) - (1) Make sure bottom packing mold is seated on floor of shipping container. - (2) Carefully wrap test set with polyethylene sheeting to protect finish. - (3) Place test set into shipping container, making sure set is securely seated in bottom packing mold. - (4) Place top packing mold over top of set and press down until mold rests solidly on bottom packing mold. - (5) Close shipping container lids and seal with shipping tape or an industrial stapler. Tie all sides of container with break resistant rope, twine or equivalent. Repacking Procedure Figure 1 (2) Model KP-72480 Keypad Description: 16-key numeric Keypad; includes 10 numeric keys, two math operator keys (+,-), one decimal point key, one backspace key, one enter key and one shift key. - 2. Following are the specifications for the CRT Interface: - A. Dimensions - (1) 8 X 8 X 4 - B. Weight - (1) 8 lbs. - C. Power - (1) 105 to 205 volts AC (STD-7000 switches if 240 VAC) - D. Operating Temperature - (1) 0 to 50 degrees C - E. Code Conventions - (1) Input Ann Arbor Model 400E Control Codes. - (2) Output ANSI Standard X3.64-1979 and X3.41-1974 Control Codes. THIS PAGE INTENTIONALLY LEFT BLANK. ### D. Magnetic Tape Transport Type: Certified Cassette Transport Read/Write Speed: 3 ips Media: Certified Digital Mini-Cassette Data Rate: 2400 Baud Formatted Data Density: 50K bytes per side Number of Heads: 0ne Tracks on Tape: Two Channels in Head: 0ne NOTE: For further information concerning the CM-600 Mini-DEK (Digital Mini-Cassette Transport), address correspondence to: BRAEMAR COMPUTER SERVICES, INC. 11400 Rupp Drive Burnsville, Minnesota 55337 (612) 890-5135 ### E. Physical Characteristics Dimensions Length: 16.125" (41cm) Width: 16.31" (42cm) Height: 6.75" (17cm) Weight: 20 lbs Approx. (9,07Kg) Power Requirements Voltage: 115 VAC (Standard) 230 VAC (Factory available by special order.) Frequency: 60 Hz (Standard) 50 Hz (Factory available by special order.) Power Consumption: 100 Watts Environmental Requirements Temperature: 50° F to 113° F (Operating) -40° F to 160° F (Storage) Humidity: 20% to 80% (Operating) 0% to 90% (Storage) F. Optional Peripherals > ESPRIT 6515 CRT Terminal (1) > > Screen: 14" (35.6 cm) diagonal, P31 (green) phosphor Display Size: 7" (17.8 cm) X 9.4" (23.9 cm) Character: 7 or 8 Bit; Odd, Even, 0, 1, or No Parity; 1 or 2 Stop Bits Character Font: 7 x 9 dot matrix with 2 descenders ((80 col.) or 5 $\times$ 7 with 2 descenders (132 col.) Dimensions: Length: 13.0" (33 cm.) 13.6" (34.6 cm.) Width: 13.8" (35 cm.) Height: 21 lbs. (9.5 kg.) Weight: Line Voltage: 97.75 to 132.25 VAC (115 V Nominal) or 195.5 to 264.5 VAC (230 V Nominal), Switch Selectable Frequency: 47 to 63 Hz Input Power: 50 Watts Maximum #### SECTION 3 - SPECIFICATIONS - 1. Following are the specifications for the STD-7000 Standard Digital Interface System: - A. Bus Characteristics - (1) ARINC 429 (High & low speed I/O buses) Number of Buses: Six (6) programmable high speed and low speed I/O buses. Low Speed Bit Rate: Variable from 10 kHz to 15 kHz High Speed Bit Rate: 10 100 kHz Bus I/O Capabilities Output: Selected or simultaneous operation of all 6 output buses; data content and transmission rate of each bus are individually programmable. Input: Selected operation of any one of six buses at any given time. Buffering: Buffering capability for a mini- mum of eight (8) ARINC 429 specified 32 bit words. Message Transmission Rate: Programmable from 0 to 255 messages per second, in minimum of 1 message per second increments. Word Spacing: Programmable in single bit increments. (2) ARINC 453 (Very high speed I/O buses) Number of Buses: Three (3) Bit Rate: 1 MHz Bus I/O Capabilities Output: Selected or simultaneous operation of all 3 output buses; data content and transmission rate of each bus are identical. Input: Selected operation of any one of three buses at any given time. Word Length: Programmable from 1 to 2,048 bits. Message Transmission Rate: Programmable from 0 to 255 messages per second, in minimum of 1 message per second incre- ments. В. Rear Panel Interfaces IEEE-488-1978: One 24-pin GPIB connector as defined by IEEE Standard 488-1978. EIA RS232C: One 25-pin "D" type connector for optional CRT terminal. IFR Auxiliary Bus: One 25-pin "D" type connector for interfacing IFR test equip- ment. С. Processor System Microprocessor: Z-80 Memory Max. Hardware: 40K RAM or 64K PROM Max. Addressing: 64K RAM or 64K PROM STD-7000 Detailed Block Diagram (Sheet 2 of 2) Figure 3 - D. Module Level Theory of Operation - (1) EPROM Card Optional (Refer to 2-2-1, Figure 4 and 2-2-7, Figure 85) EPROM Card Block Diagram Figure 4 The EPROM Card circuitry contains an Address Decoder, Address Buffer, Data Buffer and a 32K X 8 ROM Array. The Address Decoder (X1219 thru X1223 plus X1225) is used to decode the address present on the Address Bus. X1219 selects either the high half or low half of the 32K Memory, as interpreted by jumpers which are provided to program the location of each half (16K each). X1220 and X1221 operate identically to X1222 and X1220 and X1222 decode and select any one 2K block of memory when required. The 2K block of memory jumpers (1-8) permit any 2K block of memory to be defeated, therefore freeing a 2K block of memory for use by another PC board within the system. X1221 and X1223 will enable the selected block of memory and their outputs join at X1225 to produce a Data Strobe that will occur if the selected 2K block of memory has its associated jumper installed. The Address Buffers (X1218 and X1224) isolate the Address Bus from the bank of 16 memory IC's. The Data Buffer (X1217) gates data to and from the Data Bus and also isolates the Data Bus from the band of 16 memory IC's. The 32K X 8 ROM Array (X1201 thru X1216) contains sixteen 2K X 8 EPROMs (P/N2716), each of which must be jumpered to +5V for proper operation. (2) RAM (Random Access Memory) Card (Refer to 2-2-1, Figure 5 and 2-2-7, Figure 86) RAM Card Block Diagram Figure 5 The RAM Card circuitry contains an Address Decoder, Address Bus Buffer, Data Bus Buffer and a 16K X 8 RAM Array. The Address Decoder (X1102, X1103, X1106A and X1106B) decodes the address present on the Address Bus. The address information is used to select the appropriate 1K X 8-Bit Block of RAM. X1101 decodes the base address for the RAM PC Board which is jumper programmable to allow the installation of identical PC Boards on the same bus circuit without any address conflict. The 16K X 8 RAM Array consists of thirty-two, 1K X 4-Bit memory IC's (X1107 through X1138). Two IC's are used to form a 1K X 8-Bit Block of memory, thus sixteen 1K X 8-Bit Blocks are configured to represent a 16K X 8-Bit RAM. The address Bus Buffer (X1104) and the Data Bus Buffer (X1139) provide buffering between the bus lines and the thirty-two memory IC's. (3) CPU Card (Refer to 2-2-1, Figure 6 and 2-2-7, Figure 87) CPU Card Block Diagram Figure 6 The architecture of the CPU Card is structured around a Z-80 Central Processing Unit (CPU). This card contains 4K Bytes of EPROM, 8K Bytes of RAM, four 8-Bit parallel I/O ports, a Counter Timer Controller (CTC), the IEEE-488 Address Switch and Mini-cassette Tape Transport Interfaces otherwise known as Parallel Input/Outputs (PIO's). The Clock Generator (9.9 MHz Square Wave Oscillator) is formed by X805B, X805E, X805F, X807 along with X801 and its associated components. The 9.9 MHz output of the oscillator is applied to a $\div 4$ Counter which produces a 2.475 MHz Square Wave Clock Signal ( $\Phi$ ). This square wave signal is then routed to the Clock Buffer (driver) and Clock Inverter (X805B) which inverts the square wave clock signal producing a $\overline{\Phi}$ signal for application to the Control Bus Buffer and Output Timing Logic. The Clock Buffer (X803, X802 and associated components) provides the necessary line driving for the $\Phi$ signal. The 8-Bit Z-80 Microprocessor (X802) systematically repeats the cycle of retrieving (fetching) instructions from either the RAM or EPROM memory. It issues commands based on the information contained in these instructions to act on data, its peripherals, and/or itself (refer to Zilog 1981 Data Book for Z-80 CPU Timing information). The Control Bus Buffer (X821) provides buffering of the control signals between the CPU and Control Bus. The Address Buffer (X808 and X809), like the Control Bus Buffer, provides buffering between the CPU and Address Bus. The Data Bus Buffer (X820) gates data from the Data Bus to the CPU during an input (read) cycle or gates data from the CPU to the Data Bus during an output (write) cycle. The direction of this buffer is controlled by the In/Out Logic (X801A, X801B and X804B) which operates as an OR gate. This way, the state of its output is determined by the states of the $\overline{\text{RD}}$ and $\overline{\text{MI}}$ lines. The gate output will indicate an "in" condition during a read ( $\overline{\text{RD}}$ active) or instruction fetch ( $\overline{\text{MI}}$ active). An output condition indication is present at all other times. The Output Timing Logic (X803C, X804A, X804D, X805A, X805D, X806 and Q801) controls the WAIT and $\overline{10RQ}$ lines and is provided to insure the I/O devices have sufficient time to respond to commands issued by the CPU. The Address Decoder (X818, X830 and X836) decodes the present address information on the Address Bus and selects the addressed circuit for communication with the CPU. Decoder X830 decodes address pppp(H) thru ppppp which is used to select EPROM operation. Decoder X818 decodes address pppp (H) thru ppp which is used to select RAM operations, and Decoder X836 decodes pppp thru ppp which is used to select the CTC and/or the Parallel I/O ports. The EPROMs (X819 and X831) contain the CPU execution instructions and together contain 4K Bytes of EPROM collectively. Each EPROM may be completely erased by exposing them to an ultra violet light source. The RAM (X810 through X817 and X822 through X829) is used to store instructions, as well as data, from the Mini-cassette Tape Transport and scratchpad data information. The Parallel I/O (X834 and X835) is software programmable and contains a handshaking feature (refer to Zilog 1981 Data Book for timing and programmable functions). The CTC (Counter Timer Controller) has four program-mable counter/timer circuits and prescalers that are used for general purpose timing applications (refer to Zilog 1981 Data Book for timing and programmable functions). (4) I/O (Input/Output) Card (Refer to 2-2-1, Figure 7 and 2-2-7, Figure 88). I/O Card Block Diagram Figure 7 The primary purpose of the Input/Output (I/O) Card is to interface the CRT Display Terminal (RS-232C), IFR Bus and IEEE-488 (GPIB) with the STD-7000 Bus Controller circuitry. The Address Decoder (X1001 and X1005) decodes the I/O Address present on the Address Bus. Once an I/O address is decoded, the appropriate I/O circuitry (i.e. CTC, PIO or GPIB Talker/Listener) is enabled and directed to transfer data between itself and the CPU. A Counter/Timer Controller (CTC) (X1009) generates the RS232C Baud Rate for use by the CRT Display Terminal. An additional responsibility for this CTC is to interrupt the CPU, either when the RS232C Transmitter has completed the transmission of a character or when an RS232C character has been received. interrupts alert the CPU to either fetch the received character or supply the next character to be transmitted (refer to Zilog 1981 Data Book for timing and other data pertaining to the Z-80 CPU). The Programmable Communications Interface (PCI) (X1008) performs the RS232C coding and decoding functions (refer to INTEL 1980 Component Data Catalog for timing and other data pertaining to the 8251A component). The Communications Buffers (X1017 and X1018) provide buffering between the PCI and RS232C port. fers include a Line Receiver (X1017) and a Line Driver (X1018). A Parallel Input/Output (PIO) (X1007) circuit controls each IFR Bus function. The IFR Bus transmits data to and receives data from other compatible IFR, Inc. test equipment (refer to Zilog 1981 Data Book for timing and other electrical parameters of the Z-80 PIO). The IFR Bus Buffer consists of a Single Direction Buffer (X1015) which is used to buffer the eight address lines on the IFR Bus and a Bidirectional Buffer (X1016) for buffering data lines. The GPIB Talker/Listener (X1006) controls all GPIB transactions, including the serial to parallel/parallel to serial conversions. In addition to these requirements, the GPIB Talker/Listener performs other GPIB protocol requirements, when necessary (refer to INTEL 1980 Component Data Catalog for additional information pertaining to the 8291 component). The GPIB Buffers consist of three Bi-directional Buffers (X1010 through X1012) and a Uni-directional Buffer (X1013). Each has a requirement to provide buffering between the GPIB and the GPIB Talker/Listener. (5) VHS Output Card (Refer to 2-2-1, Figure 8 and 2-2-7, Figure 89) VHS Output Card Block Diagram Figure 8 The VHS Output Card generates and sends Manchester II Bi-phase encoded VHS data to the Unit Under Test (UUT). This card has the capability of driving up to three VHS Output Buses with each bus capable of storing up to four word messages. Each word message may be up to 2000 bits in length and, as with word repetition rate, the word length is software controlled. The RAM Memory Address Decoder (X728) controls the RAM Select (RAM SEL) line which will be low anytime a memory address between F800 and FFFF appears on the Address Bus. When this line is active, the Data Buffer gates data to the RAM and additionally, the RAM Address Switch activates and allows the application of information on the Processor Address Bus to the RAM. On the other hand, when the RAM SEL line is inactive, the RAM is placed in a READ mode (read from RAM) and the Address Switch places the output of each of the Counters onto the RAM's Address Bus. An I/O Address Decoder (X727) decodes the addresses of the I/O Latch, Address Counter, and the CTC, within the Control Logic The I/O Latch (X723) provides temporary Network. storage for control data which is used to control the word length, word select, and VHS Bus Select. The Address Counter is a programmable up counter that generates the address for the RAM when the RAM SEL line is inactive. Software selection of the number of bits to be transmitted is accomplished by presetting this counter, via the Data Bus. The CTC within the Control Logic Network produces the start signal and also interrupts the microprocessor after receiving a Stop Sync signal (refer to Z-80 CTC Data Sheet for timing and programming data). An 8-Bit wide Address Switch (X725 and X726) selects between the output of the Address Counter and the output of the Processor Address Bus, and places the selected output into the The 8-Bit X 1024-Bit RAM (X715 and X716) contains 10 Address lines, eight of which are driven by the Address Switch and two are driven by the I/O Two of these lines select one of four words stored in 256 Byte boundaries within the 1K RAM. the RAM is selected by the RAM Memory Address Decoder, the Data Buffer (X703) gates data from the Data Bus to This action allows the Processor to write to the RAM. When not selected, the Data Buffer this memory. remains in a tri-state configuration. A parallel to Serial Converter (X704) reads the RAM by converting an 8-Bit Byte into 8 Serial Bits of 1 μSec each. Shift Register output of this converter is the NRZ Serial Data Stream minus the presence of any synchronization pulses. The NRZ data is converted to Manchester II Bi-phase encoded data by X710D (located within the Level Converter circuitry). X709A, X709C and X710A gate the serial data and/or sync signals into Latches (X711A and X711B), where the data is synchronized with a 2 MHz Clock signal. The latch outputs are applied to Level Converters (X720, X721 and X730) which allow TTL levels to drive the Output Transformers (T701, T702 and T703). Transformer output signals are controlled by Relays (K701, K702 and K703). These relays are driven by the I/O latch which commands them to either enable or disable VHS channels 0, 1 or 2. The Start Sync and End Sync signals are produced by the Sync Generator and are temporarily stored in two Flip-Flops (X708B and X718B). When the Line START from the CTC (in the Control Logic Network) becomes active, the start signal is synchronized with a 1 MHz clock signal within X708A. When either X708A or X718B is set, the Counter (X719) is enabled by X709B. The Counter counts up to its terminal count (3 $\mu Sec)$ and the Flip-Flops are reset. The (Q2) output of the counter and the output of the Start Sync Flip-Flop are routed to an exclusive OR Gate (X710B). When the Start Sync Line is active, the counter output (Q2) is inverted producing a Start Sync signal (1.5 $\mu Sec$ high followed by 1.5 $\mu Sec$ low). When the Start Sync Line is inactive, a Stop Sync (End Sync) signal is assumed and X710B passes the output of the Counter (Q2) unaltered to the Level Converter. Flip-Flop (X718A) turns the Level Converter on at the beginning and off at the end of the VHS word-message. The Control Logic starts the word transmission, clocks the Address Counter and loads the parallel to Serial Converter with the next byte from the RAM. A $\div 16$ Frequency Divider (X712 causes the Address Counter to clock at 8 $\mu$ Sec intervals. The programmable inputs are used to yield a 1-Bit resolution of the word length (the Address Counter can only address 8-Bit Bytes). The Load signal for the Parallel to Serial Converter is produced by X707, X709C and X722D. (6) 429 Bus Output Card (Refer to 2-2-1, Figure 9 and 2-2-7, Figure 90) 429 Bus Output Card Block Diagram Figure 9 A 429 Bus is a 3-State Serial Bus defined as having a positive voltage represent a logic 1 indication, a negative voltage represent a logic 0, and a zero volt or ground potential existing for ½ bit cell time (the time element required between bits). A 429 Bus message may consist of several words. The number of words, as well as the message repetition rate are software programmable. The 429 Bus Output Card is configured with two 429 Buses (#1 and #2 on the same card). Design and operation of each is identical, therefore only Bus #1 is described in the following paragraphs. Both buses use the same common use circuitry consisting of an 8-Bit Octal Buffer, Address Decoder, a Shift Register and Bit Shift Counter. Since their outputs and effects on the system are identical, it should be understood that in any particular situation (other than normal), either 429 Output Card may be substituted for the other simply by changing jumper configuration as shown in Section 9. Since the common use circuitry applies to both buses, they are discussed first. (a) Common Use Circuits (Refer to 2-2-1, Figure 9) An 8-bit Octal Buffer (X937) buffers all Control 0909 and Q910 provide additional Bus signals. buffering for the microprocessor clock signal The Address Decoder (X935 and X936) enables any device that has an address present on the Address Bus. Decoder X935 is jumper programmable, meaning that installed jumpers determine which block on the STD-7000 Memory Map (see Appendix H) is used for a particular 429 Bus Output PC Board. The use of jumper programming eliminates any address conflicts and allows the use of more than one 429 Bus Output Card in the STD-7000. Decoder X936 enables the following devices when their applicable address is on the Address Bus: Message CTC #1 Word CTC #1 Data Latch #1 Output Driver #1 Message CTC#2 Word CTC #2 Data Latch #2 Output Driver #2 Shift Register 8-Bit Shift Counter The 8-Bit Shift Counter (X931A, X931B, X932, X929C and X929D) completes multiple operations when enabled. Flip-Flop X931B initiates (starts) and terminates (stops) the counting process. is set (started) when a byte is loaded into the Shift Register and stopped (reset) when the Counter (X932) reaches its terminal count. Flip-Flop X931A synchronizes the start of Counter X932 with the microprocessor clock signal. At this time, the Counter counts up sixteen counts, with a shift occurring at every other clock cycle, yielding eight shifts. The least significant counter bit is applied to X929C and X929D which together produce memory timing signals. The write pulse is produced by X929D, and X929C produces an address increment pulse immediately following the write pulse. This address increment pulse will advance the RAM Address Counter (X910 and X911). The 8-Bit Shift Register (X934) converts parallel information to a Serial Data Stream before it is committed to a section of memory. In other words, the byte to be written into memory is placed into the Shift Register which converts it to Serial Data, and when clocked by the Bit Shift Counter, sends the Serial Data Stream to the appropriate block of memory. (b) 429 Bus Output Circuit (Refer to 2-2-1, Figure 9) The Message Repetition Rate and the number of words per message are controlled by the Message CTC (X901). The Word Length and between word gap are controlled by the Word CTC (X902). The Word CTC also informs the Message CTC when the transmission of a word has been completed. This action permits the Message CTC a means of keeping track of how many words remain to be sent (reference the Z-80 CTC Data Sheet for timing and other pertinent data pertaining to either CTC device). The output of Flip-Flop X923A is sent to the CMOS Switch (X912), NAND Gate X922B and NAND Gate X922D. The CMOS Switch gates the selected Baud Rate to the Address Counters. NAND Gate X922B gates selected pulses to the Word CTC, and NAND Gate X922D gates the selected Baud Rate to NOR Gates X907A and X907D. The latter gates the data from the memory block with the Baud Rate Clock pulse before applying the data to the Output Driver. When the count of the pulses into the Word CTC reaches the word length, the Word CTC resets Flip-Flops X923A and X923B and also signals the Message CTC that a word has been sent. The Word CTC will then insert the between word gap and reset Flip-Flop X923B once again to complete the cycle. After all the words have been sent, the Word CTC resets X918C and X918D which stops the transmission of the message. The Address Counter (X910 and X911) increments the RAM Address each time a pulse is received from X912 of the Control Logic. This counter may be preset to select any word in the memory. The RAM (X906) is a 1024-Bit X 1-Bit memory that stores data to be transmitted. During a memory Read operation, data is clocked out to X904A and X904D. The Serial Data Stream is written into the RAM by the Shift Register during a memory write operation. The Output Driver (X933B, X933C, X916A, X916B, X916C, X916D, X921, Q901, Q902, Q903, X904, K901 and associated circuitry) is used for low speed operation. The CMOS Switches (X933B and X933C) add an additional 470pF of capacitance during low speed operation to reduce the slew rate. The Unity Gain Buffers (915B and 916A) pro-vide a low impedance path for the Summing Amps (X915A and X916B). Q901, Q902, Q903 and Q904 buffer the output of the Summing Amps before it is sent to Relay K901. X921B controls Relay K901 when signals are received from the Microprocessor Bus. When X921B is set, Relay K901 is energized, placing the selected bus circuits on line. (7) Bus Input Logic Card (Refer to 2-2-1, Figure 10 and 2-2-7, Figure 91) Bus Input Logic Card Block Diagram Figure 10 The Bus Input Logic Card converts the VHS (453) or 429 Bus Serial Data to Parallel Data and stores this data in a 1K X 8 Buffer Ram (capable of being read by the Microprocessor). This card also produces and contains clock circuits for the Bus Input Analog Card. The Address Decoder Circuit (X629 and a gate each of X614 and X615) selects one of the following devices when either of their addresses is present on the Address Bus: VHS Z-80 CTC 429 Z-80 CTC CLOCK Z-80 CTC Bit Rate Multiplier $\frac{\text{NOTE:}}{\text{mitted to communicate with the microprocessor}} \\ \text{at any given time.}$ The 429 Z-80 CTC (X626) performs the same functions for the 429 Buses as the VHS Z-80 CTC (X613) performs for the VHS Buses (for electrical timing and programming information, refer to Z-80 CTC Data Sheet). The 429 and VHS Z-80 CTC's perform the following three functions: - Interrupt microprocessor when EWS (End Word Sync) is present. - 2. Count words over a given amount of time. - 3. Control the number of words per message. The Clock CTC (X627) counts the number of bits per word for both the VHS and 429 Buses. The Bit Rate Multiplier (X623, X624, X625, X639 and X640) produces the Low Speed VHS Clock Signal. The Data Latch (X639) is loaded with the bit rate (from the Data Bus), when selected by the Address Decoder. The data output of the Data Latch and a 10 MHz Clock signal from the 10 MHz Oscillator are sent to two 4-Bit Rate Multipliers (X625 and X640). The 10 MHz Oscillator (Y601 and three gates of X611) produces a 10 MHz Square Wave with a duty cycle of approximately 50%. Each Bit Rate Multiplier output is between 0 and 9.9 MHz, in 100 kHz steps, as determined and controlled by BCD data stored in the Data Latch. The signal (0 to 9.9 MHz) is sent to the divide-by-five (÷5) stage of X624, decreasing it to between 0 and 1.98 MHz which can be read at pin 9. This output signal is then applied to a divide-by-one hundred (†100, formed by $\frac{1}{2}$ of X623 and X624) to further decrease it to between 0 and 19.8 kHz. signal is the Low Speed VHS Clock. The 10 MHz Clock Square Wave Signal (from the 10 MHz Oscillator) is also sent to the Clock Divider (X612, $\frac{1}{2}$ of X613 and X624). The 10 MHz Clock signal enters at pin 12 on $\frac{1}{2}$ of X612 (configured as a $\div 5/\div 2$ Counter) where it is decreased to 2 MHz (available at pin 10) and further decreased to 1 MHz (available at pin 13) before being returned to the other half of X612 (configured as a $\div 10$ counter) to produce 100 kHz (available at pin 3). This 100 kHz Square Wave is sent to the $\div 2$ stage of X624 where it is further decreased to 50 kHz (available at pin 13). Each output signal, 2 MHz, 1 MHz, 100 kHz and 50.0 kHz is used by the Bus Input Analog Card. The VHS Bus Serial to Parallel Converter (X621) shifts each VHS bit into an internal 8-Bit Register, and once all eight bits are loaded, they are transferred in parallel to the VHS Latch/Buffer (X636). This cycle will repeat itself until all data is transferred, however all data stored in the VHS Latch/Buffer must be transferred before the next eight bits can be latched. The VHS Counter (X604, X608 and X609) is synchronized with the BWS (Beginning Word Sync) so that after every eight bits, the VHS Bit Counter generates a strobe causing the VHS Latch Buffer to store the contents of the 8-Bit Shift Register. Additionally, the counter signals the Priority Resolving Logic Network that a byte needs to be transferred from the VHS Buffer/Latch to the 1K X 8 RAM. The 429 Bus Serial to Parallel Converter (X638) shifts each 429 bit into an internal 8-bit Register. Once all eight bits are loaded, they are transferred in parallel to the 429 Latch/Buffer (X637). This cycle will repeat itself until all data is transferred, however all data stored in the 429 Latch Buffer must be transferred before the next eight bits can be latched. The Data Buffer (X630) gates data from the 1K X 8 RAM to the Processor Bus when directed by the Priority Resolving Logic Network. The 1K X 8 RAM (X633 and X634) stores the data bytes received from the respective latch until the entire word is received. This data is retrieved by the microprocessor when the CPU is interrupted by the EWS (End Word Sync). The VHS and 429 Bus Data are kept in separate memory by the RAM address locations assigned to each. The VHS Bus Address Counter (X617, X618 and X631) and 429 Bus Address Counter (X619, X620 and X632) operate in the same manner. An 8-Bit Counter (X617 and X618, or X619 and X620) is incremented each time a byte has been transferred from the VHS or 429 Bus Latch/Buffer. The address from the Address Counter is gated to the 1K X 8 RAM by X631. The Address Buffer (X630) gates the address from the Processor Address Bus to the 1K X 8 RAM's Address Bus when required. The 4-Bit Counter (X601 and X602) controls the Priority Resolving Logic Network. This counter divides its output into time slots which are derived from the CPU Clock signal. The time slots determine which circuit has access to the 1K X 8 RAM. The Priority Resolving Logic Network (X603 thru X606, X614, X615 and Q601) controls and sets priorities for use of the Memory, Data and/or Address Buses. X603 stores the output of the VHS Bit Counter (X604 stores the output of the 429 Bit Counter) and at the same time, synchronizes this signal with one of the outputs of the 4-Bit Counter. Once the 4-Bit Counter pulse is present, X603 transfers the data from the VHS Latch/Buffer to the 1K X 8 RAM. In the case of 429 Bus, X604 transfers the 429 Data from the 429 Latch/Buffer to the 1K X 8 RAM. To make this type of transfer, X603 or X604 completes the following: - Gates the address from the Address Counter to the 1K X 8 RAM. - 2. Gates data from the VHS Latch/Buffer to the 1K X $8\ \text{RAM}$ - 3. Causes X606, X614 and X615 to generate a memory write pulse. After the above items are performed, the VHS or 429 Address Counter increments and X603 (VHS) or X604 (429 Bus) resets. X606, X614 and X615 generate memory control signals and, if necessary, a processor wait state. $\overline{0601}$ drives the WAIT line on the Processor Bus. (8) Bus Input Analog Card (Refer to 2-2-1, Figure 11 and 2-2-7, Figure 92) Bus Input Analog Card Block Diagram Figure 11 The Bus Analog Input Card selects the appropriate bus, controls all line receiving, and provides signal separation for data, clock, beginning word sync (BWS) and end word sync (EWS), for each bus. An Address Decoder (X504 and certain circuits of X501, X502 and X503) clocks the Data Latch (X505) when the Data Latch address appears on the Address Bus. The Data Latch stores information strictly for use by the Bus Input Analog Card to control an 8-Channel Multiplexer, 4-Channel Switch and the VHS Input Select Circuit. The 8-Channel Multiplexer (X507) selects which 429 Bus channel is to be received. The multiplexer select information is provided by three bits from the Data Latch and its output is sent to either the High or Low Speed Signal Separators. The High Speed Signal Separator is functionally identical to the Low Speed Signal Separator, with the only difference being the speed of operation. Therefore, only the High Speed Signal Separator will be discussed in the remainder of this paragraph. The High Speed Signal Separator consists of a line receiver (X508C and X508D), to reduce noise levels, and a Flip-Flop (X509A and X509B) that produces a serial data stream based on information received from the Line Receiver. Gate X502B is active only during the first half of a bit cell time. Its information is used by X513 to produce the Serial Clock signal and by X512B, which detects the start and stop of the serial data stream. X512B drives X514 to produce the beginning and end of message sync signals. The Serial Data, Serial Clock, End of Word Sync and Beginning of Word Sync signals are separately sent to the 4-Channel Switch. The 4-Channel Switch (X506) selects the VHS speed by choosing either the output of the High Speed Signal Separator or the output of the Low Speed Signal Separator. Two bits from the Data Latch determine which signal separator output is to be used. The 4-Channel Switch selection is sent to the Bus Input Logic PC Board. The VHS Input Select Circuit (X515) buffers the select information from the Data Latch to Relays K501, K502 and K503. When selected, each relay connects one VHS Bus to a Bandpass Filter. Due to the circuit configuration, only one relay can be energized at any given time. The Bandpass Filter (X517, T501, Q501 and Q502) provides active filtering and line receiving for the selected VHS Bus. Buffer X517 drives the Dual Comparator (X518) of the VHS Signal Separator Circuit. The VHS Signal Separator Circuit consists of a Dual Comparator (X518), a Flip-Flop (two gates of X519), two Single-Shot Multivibrators (X520) and a Data Detection Circuit (X521, X522, X523, X524 and a gate each from X501 and X503). The Dual Comparator produces two outputs which set a Flip-Flop (two gates of X519). During the positive transition of the VHS Bus output, pin 9 of X519 is set high and during the negative transition, pin 11 of X519 is set high. This complementary data is fed to two Single-Shot Multivibrators (X520A and X520B), each having an output pulse width of 1/8 Bit Cell time. Both outputs are combined to produce the VHS clock information present at pin 6 of X519. X524 detects the Beginning of Word Sync (BWS). One single-shot of X523 enables the Data Detection Circuit by placing a signal at X522 and also enables the End of Word Sync Detector (X525). Pin 8 of X522 goes low when the clock and Beginning of Word Sync signals are present. When pin 8 is active, X521 produces an output which enables two gates of X522 to allow the received data to latch into X523. The output of X523 is the VHS Bus Serial Data. (9) Power Supply (Refer to 2-2-1, Figure 12 and 2-2-7, Figure 93) IFR Universal Power Supply Block Diagram Figure 12 The STD-7000 Bus Controller may be equipped with either of two different types of Power Supply Assemblies. Earlier STD-7000 models (prior to Serial Number 1041) contain Sierracin (model 5CXMP) Power Supply Modules. Information concerning the Sierracin (model 5CXMP) Power Supply, is restricted by the manufacturer. If any problems are encountered requiring maintenance or repair of this type power supply, it is recommended that the customer contact Sierracin Customer Service (213) 998-9873 and request assistance. The Power Supply Module used in later STD-7000 models (1041 and subsequent) is described in the following paragraphs. Either Power Supply converts the supplied AC voltage to four DC voltages (+5 VDC, -5 VDC, +12 VDC and -12 VDC) which are distributed throughout the bus controller. The power supply also supplies the +12 VDC for cooling fan operation. The external AC power (line AC voltage) is rectified and filtered by the Line Rectifier (BR9901, C9901, C9902, C9903, C9904, C9905, C9906, R9901, R9902, T9901 and TR9901). The resultant high DC potential (140-370 VDC) is routed to the Sub Regulator (Q9901, CR9910, CR9906 and associated components) and to the primary windings of the Output Transformer (T9902). The Sub-regulator consists of a Current Limiter (Q9901, CR9906 and associated components) and a Shunt Regulator (Zener Diode, CR9910). The Current Limiter maintains a safe operating level for the Zener Diode (CR9910). The Sub-Regulator provides a source of power for the operation of a Trapezoid Oscillator (X9905, CR9911 and associated com-ponents), Comparator (X9906, Q9902 and Q9903), Low Impedance Switch (Q9904) and part of the Optical Feedback Circuit. The Trapezoid Oscillator signal is sent directly to the Comparator, which produces the variable duty cycle rectangular wave required to drive the Low Impedance Switch. This switch controls current flow through the primary windings of the Output Transformer (T9902) by comparing the Trapezoid Wave with the DC feedback from the Optical Feedback Circuit. This way, when the Trapezoid Waveform rises higher than the DC feedback, the output of the Comparator goes high and conversely, when the instantaneous voltage on the Trapezoid Wave falls below the DC feedback, the output of the Comparator goes low. In other words, the Comparator produces a rectangular waveform of which its duty cycle is inversely proportional to its DC input. In addition to its primary windings, the Output Transformer has three secondary windings corresponding to the +12V, -12V and +5V outputs of the Power Supply. The secondary winding output voltages are proportional to the duty cycle at which the primary windings are switched. These transformer secondary winding output voltages are rectified by Rectifiers (CR9917, CR9918, CR9919 and CR9920), producing a DC voltage with a large amount of ripple. This ripple is filtered by Filters (C9909, C9912, C9918, C9919 and L9901 through L9904) before being sent to Voltage Regulators (X9901 through X9904). Voltage Regulator X9901 regulates the -12V supply and X9902 regulates the -5V supply. At the same time, X9903 and X9904 regulate two separate +12V sources. The +5V output is regulated by the DC Optical Feed Back Circuit which also performs as the duty cycle regulator for the primary windings of the Output Transformer. This is accomplished by using an Operational Amplifier (X9908) to compare a sample of the +5V, from the filter output, with a reference voltage derived from Zener Diodes (CR9914 and CR9915). The Operational Amplifier drives an Optical Coupler (U9901) to the extent necessary to make the amplifier's input voltages equal (+5V from filter output equal to +5V reference voltage). The optical isolation is necessary to isolate the input circuits from the output circuits. The Current Limiter serves a dual purpose; one as an Average Current Limiter (CR9912, X9907 and associated components) and the other as a Peak Current Limiter (Q9905). The Average Current Limiter (X9907) compares the peak voltage from Current Sense Resistors (R9923 through R9925) with a preset voltage value determined by R9919 and R9921. When a large current drain is detected, the output signal of X9907 causes comparator X9906 to stop operating, discontinuing the operation of the Low Impedance Switch. The Peak Current Limiter operates much faster than the Average Current Limiter so Q9905 is activated when the peak current exceeds a predetermined level. This action turns Q9902 OFF and Q9903 ON to remove the current spike, by discontinuing operation of the Low Impedance Switch. (10) CRT Interface (Refer to 2-2-1, Figure 13 and 2-2-7, Figure 94) CRT Interface Block Diagram Figure 13 The CPU (U16004) controls all the functions of the CRT Interface. The System ROM (U16007) contains the operating software. The System RAM (U16008) is used for temporary information storage. The Counter/Timer (U16012) is used to select the Baud Rates. The Serial I/O Device (U16011) provides communication between the STD-7000, Terminal and CPU (U16004). # (a) Baud Rate The CPU (U16004) operates at 1.8432 MHz clock rate. The CPU frequency is divided down by six by the Binary Synchronous Up/Down Counter (U16003) to 307.2 MHz and fed to the Z80 CTC (U16012) to select the Baud Rate. # (b) Memory Selection The three to eight Line Decoder (U16009) uses the Refresh Line, Memory Request Line and Address Line A15 to select the System RAM (U16008) or System ROM (U16007). The three to eight Line Decoder (U16010) is used to select Z80 CTC (U16012) or the Serial I/O Device (U16011) and to check the Row and Column Lines for the Keypad. # (c) Keypad Circuit The Keypad Circuit is composed of RN1, RN3 and a series of transistors used to buffer the lines and feed the Row Lines to the Row Buffer (U16006) and the Column Lines to the Column Buffer (U16005). The Row and Column Lines are normally high. When a button is pushed, one Row Line and one Column Line will go low and the CPU (U16004) will enter a routine to determine which button was pushed. NOTE: The CPU (U16004) is programmed to periodically check the Column Buffer (U16005) for an indication that a key has been pushed. As data enters the CRT Interface from the STD-7000, the data is stored in the RAM (U16008) and converted by the CPU (U16004) to standard ANSII Control Codes for use in the Video Terminal. Data from the Video Terminal goes directly to the STD-7000. ## 2. Performance Evaluation ### A. General This section contains step-by-step procedures to be used as a method of assessing the performance of the Standard Digital Interface System (SDIS). These procedures should be accomplished when the operating condition of the SDIS is in question or when functional certification is required. When completed, these procedures will verify ARINC bus transmission and reception of valid data, high and low speed characteristics and proper electrical characteristics of each bus. Each procedure is designed to be performed using the SDIS (STD-7000 Bus Controller, ESP 6515 CRT Display Terminal, CRT Interface and KP-72480 Numeric Keypad), correctly interfaced in accordance with procedures described in 1-2-1, and do not require the removal of any external panels or covers. In this section, information concerning the ESP 6515 CRT Display Terminal and KP-72480 Numeric Keypad is limited to support requirements for the STD-7000 Bus Controller. Each procedure in this section assumes the technician is familiar with the operating procedures described 1-2-3, therefore no description of key-in operating sequences is provided, except when a requirement for a special function exists. # (1) Test Equipment Requirements Appendix B at the rear of this manual contains a comprehensive list of test equipment suitable for performing any of the procedures in this section. Any other equipment meeting the specifications listed in Appendix B may be substituted in place of the recommended models. NOTE: For certain procedures in this section, the equipment listed in Appendix B may exceed the minimum required specifications; for this reason, minimum use specifications appear at the beginning of all individual procedures where special accessory equipment is required. ## (2) Safety Precautions Listed below are several important safety precautions which must be observed during all phases of SDIS operation. IFR Systems, Inc. assumes no liability for customer's failure to comply with any of the safety precautions outlined in this manual. (a) Complying With Instructions All personnel should not attempt to interface and/or operate SDIS without reading and complying with instructions in Chapter 1. Each procedure contained in this manual and Chapter 1 must be performed in exact sequence and manner described. (b) Grounding Requirements To minimize shock hazards, all equipment chassis and cabinets must be connected to an electrical ground. For this purpose, all IFR Systems, Inc., test sets are equipped with a standard three-prong power cable plug which must be connected to a properly grounded three-prong wall, bench or floor receptacle. WARNING: DUE TO POTENTIAL SAFETY HAZARDS, USE OF THREE-PRONG TO TWO-PRONG ADAPTER PLUG(S) IS NOT RECOMMENDED. (c) Operating Safety Due to the presence of potentially lethal voltages within the STD-7000 and accessory test equipment, maintenance personnel must not remove test equipment covers at any time unit is connected to a power source. Component replacement and internal adjustments must be made by qualified maintenance personnel only. (d) CAUTION And WARNING Labels Extreme care should be exercised when performing any operation or procedure preceded by a CAUTION or WARNING label. The CAUTION label appears where the possibility of damage to equipment exists, while the WARNING label is used to denote a condition where a danger exists, exposing personnel to possible bodily injury or death. - B. Performance Evaluation Procedures - (1) Control Bus Performance Evaluation SPECIAL ACCESSORY EQUIPMENT REQ'D: - 1 Oscilloscope (0-100 MHz Bandwidth, Dual Trace with Delta Time). - 1 Mini-cassette personality Tape (version 2.4 or subsequent). - 2 Jumper Wires (26 gauge, approximately four inches in length and adaptable to STD-7000 Rear Panel Connector J416 pin holes). NOTE: Interface STD-7000 Bus Controller, ESP 6515 CRT Display Terminal, CRT Interface and KP-72480 Numeric Keypad in accordance with instructions located in 1-2-1. NOTE: If the Control Bus Performance Evaluation is to be accomplished consecutively, following either the attitude Bus or Data Bus Performance Evaluation, begin with Step 7, otherwise begin with Step 1. ## STEP PROCEDURE - 1. Insure compliance with SDIS interface instructions as described in 1-2-1. - 2. Position IEEE-488 Address Switch, segments 7 and 8, to select desired Start-Up Routine as described in 1-2-1. - 3. Position CRT Display Terminal Power Switch to ON. - 4. Insert personality cassette tape (2.4 or subsequent) into tape drive (unless STD-7000 is equipped for PROM operation). - 5. Apply AC power to STD-7000 and check for a blinking cursor on CRT Terminal Display. ## PROCEDURE 6. Momentarily depress STD-7000 RESET Button. CAUTION: IF THE AUTOMATIC START-UP ROUTINE WAS SELECTED IN STEP 2, A MEMORY DIAGNOSTIC IS AUTOMATICALLY PERFORMED TO CHECK ALL MEMORY LOCATIONS FOR PROPER OPERATION. IF A MEMORY ERROR IS DETECTED DURING THIS MEMORY DIAGNOSTIC, THE START-UP ROUTINE AUTOMATICALLY CHANGES TO DIAGNOSTIC TEST PROGRAM. IF THIS CONDITION OCCURS, QUALIFIED MAINTENANCE PERSONNEL SHOULD REFER TO 2-2-4B BEFORE CONTINUING. 7 Connect Jumper Wire (A) between Pins P1 and N3 of STD-7000 Rear Panel Connector J416 (refer to 2-2-2, Figure 14). Control Bus (Channels Ø and 1) Evaluation Set-Up Diagram Figure 14 ### PROCEDURE - 8. Connect Jumper Wire (B) between Pins L6 and M5 of J416 (refer to 2-2-2, Figure 14). - 9. Connect Oscilloscope Channel A, X1 Probe to Pin P1 of J416 (refer to 2-2-2, Figure 14). - 10. Connect Oscilloscope Channel B, X1 Probe to Pin L6 of J416 (refer to 2-2-2, Figure 14). - 11. Apply AC power to Oscilloscope, sum Channels A and B, invert Channel B and set for delayed sweep. - 12. After initialization (when WEATHER RADAR MASTER MENU is displayed on CRT Display), key-in and display CONTROL BUS OUTPUT PAGE (1). - 13. Change COND (Data Field 2) to (SEND). RANGE WORD CONTROL WORD ## Two-Word Data Message Figure 15 14. Change RATE (Data Field 3) to (100). $\frac{\text{NOTE:}}{\text{indicates CB0.}}$ At this point, verify Data Field 1 15. Adjust Oscilloscope delayed sweep to observe 2-word data message as shown in 2-2-2, Figure 15, and verify data is within the following tolerances: # MAINTENANCE MANUAL STD-7000 STEP #### PROCEDURE Bits each word (32)Rise Time (1.5 μSect.5 μSec) Fall Time (1.5 μSect.5 μSec) (20 吐1 Vp-p) Bus Amplitude (period is 50 mS±1%) Rate = 20Rate = 100(period is 10 mS±1%) (period is 6.67 mS±1%) Rate = 150Bit Period (10 µSect 1%) > Two-Word Data Table 1 NOTE: Rate period is measured as the time between two like words (i.e. RANGE WORD to RANGE WORD or CONTROL WORD to CONTROL WORD). NOTE: Bit period is measured as time between leading edge of one bit to leading edge of next bit or trailing edge of one bit to trailing edge of next bit. NOTE: Insure RATE (Data Field 3) remains (100) after completion of Step 15. 16. Adjust Oscilloscope to observe CONTROL WORD. Change CONTROL WORD Label (Data Field 4) to indicate each label shown in 2-2-2, Table 2 and verify label agrees octally on Bits 1 thru 8. | | | | | ВІ | T | | | | |-------|------------|---|---|----|---|---|---|---| | LABEL | <b>,</b> — | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | 000 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 377 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 252 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | 125 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | # CONTROL WORD Labels Table 2 NOTE: Insure each bit indicates correct polarity. NOTE: Return Data Field 4 to ( $\emptyset\emptyset\emptyset$ ) before continuing. 2-2-2 Page 6 April 1/87 **PROCEDURE** 17. Change Standard Digital Interface (SDI) (Data Field 5) to reflect each SDI number shown in 2-2-2, Table 3 and verify bits 9 and 10 indicate accordingly. | | | вп | | |---|-----|----|----| | | SDI | 9 | 10 | | | 1 | 1 | 0 | | | 2 | 0 | 1 | | | 3 | 1 | 1 | | Ì | 0 | 0 | 0 | CONTROL WORD SDI Numbers Table 3 18. Change Data Field 7 to indicate each MATRIX Sub Menu shown in 2-2-2, Table 4 and observe oscilloscope display for proper indications. | MATOLY | ВI | Т | |-------------------|----|----| | MATRIX<br>SUBMENU | 30 | 31 | | 1. FAIL | 0 | 0 | | 2. INV | 1 | 0 | | 3. TST | 0 | 1 | | 4. VAL | 1 | 1 | CONTROL WORD Submenus Table 4 - 19. Change PARITY (Data Field 6) and observe oscilloscope display Bit 32 changes to the opposite state. - 20. Change CONTROL WORD Data Fields to following: | DATA<br>FIELD | | FIELD | | |---------------|---------|-------|----------| | 4. | (377) | 9. | (-16.00) | | 5. | (3) | 10. | (CAL) | | 6. | (EVEN) | 11. | (ON) | | 7. | (SLV) | 12. | (ON) | | 8. | (SETUP) | 13. | (ON) | CONTROL WORD Data Table 5 **PROCEDURE** 21. Verify all CONTROL WORD bits are high except Bits 17 thru 22 as shown in 2-2-2, Figure 16. CONTROL WORD Data Bits Figure 16 22. Change Data Field 9 to reflect each TILT position shown and observe oscilloscope display for proper indication as reflected in 2-2-2, Table 6. | | | | | BIT | | | | |------------------|----|----|----|-----|----|----|----| | TILT<br>POSITION | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | (+00.25) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | (+00.50) | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | (+01.00) | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | (+02.00) | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | (+04.00) | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | (+08.00) | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | (-16.00) | 0 | 0 | 0 | 0 | 0 | 0 | 1 | CONTROL WORD Tilt Positions Table 6 23. Adjust Oscilloscope to observe RANGE WORD. Change RANGE WORD Label (Data Field 14) to indicate each label shown in 2-2-2, Table 2, and verify label agrees octally on Bits 1 thru 8. NOTE: Verify each bit indicates correct polarity. Return Data Field 14 to $(\emptyset \emptyset \emptyset)$ before continuing. # MAINTENANCE MANUAL STD-7000 STEP PROCEDURE - 24. Change SDI (Data Field 15) to reflect each SDI number shown in 2-2-2, Table 3 and verify bits 9 and 10 indicate accordingly. - 25. Change RANGE WORD Data Fields to following: | DATA<br>FIELD | | |--------------------------|------------------------------------------| | 14.<br>15.<br>16.<br>17. | (ØØØ)<br>(Ø)<br>(Even)<br>(VAL)<br>(32Ø) | RANGE WORD Data Table 7 26. Verify all RANGE WORD bits are LOW as shown in 2-2-2, Figure 17. RANGE WORD Data Bits Figure 17 27. Change Data Field 18 to indicate each set of MILES shown in 2-2-2, Table 8 and observe Oscilloscope display for proper indications. | | | | В | IT | | | |-------|----|----|----|----|----|----| | MILES | 24 | 25 | 26 | 27 | 28 | 29 | | (005) | 1 | 0 | 0 | 0 | 0 | 0 | | (010) | 0 | 1 | 0 | 0 | 0 | 0 | | (020) | 0 | 0 | 1 | 0 | 0 | 0 | | (040) | 0 | 0 | 0 | 1 | 0 | 0 | | (080) | 0 | 0. | 0 | 0 | 1 | 0 | | (160) | 0 | 0 | 0 | 0 | 0 | 1 | | (315) | 1 | 1 | 1 | 1 | 1 | 1 | | (320) | 0 | Ö | 0 | 0 | 0 | 0 | RANGE WORD Miles Table 8 # MAINTENANCE MANUAL STD-7000 STEP ## **PROCEDURE** - 28. Change Data Field 17 to indicate each MATRIX Sub-Menu shown in 2-2-2, Table 4, and observe Oscilloscope display for proper bit indications. - 29. Change PARITY (Data Field 16) and observe Oscilloscope display bit 32 changes to opposite state. - 30. Change COND (Data Field 2) to (OFF). - 31. Change PAGE (Data Field 1) to (CB 1). - 32. Change COND (Data Field 2) to (SEND). - 33. Change RATE (Data Field 3) to (100). - 34. Repeat Steps 15 through 30 for Control Bus 1. - 35. Disconnect Oscilloscope probes and Jumper wires from connector J416. Control Bus (Channels 2 and 3) Evaluation Set-Up Diagram Figure 18 STEP PROCEDURE - 36. Connect Jumper Wire A between Pins N4 and N5 of STD-7000 Rear Panel Connector J416 (refer to 2-2-2, Figure 18). - 37. Connect Jumper Wire B between Pins L3 and L4 of J416 (refer to 2-2-2, Figure 18). - 38. Connect Oscilloscope Channel A, X1 Probe to Pin N4 of J416 (refer to 2-2-2, Figure 18). - 39. Connect Oscilloscope Channel B, X1 Probe to Pin L4 of J416 (refer to 2-2-2, Figure 18). - 40. Change PAGE (Data Field 1) to (CB 2). - 41. Change COND (Data Field 2) to (SEND). - 42. Change RATE (Data Field 3) to (100). - 43. Repeat Steps 15 through 30 for Control Bus 2. - 44. Change PAGE (Data Field 1) to (CB 3). - 45. Change COND (Data Field 2) to (SEND). - 46. Change RATE (Data Field 3) to (100). - 47. Repeat Steps 15 through 30 for Control Bus 3. - 48. Disconnect Oscilloscope probes and Jumper wires from Connector J416. - 49. Restore Control Bus Output Page (CBØ) to its original state as shown in 2-2-2, Figure 19. Control Bus Output Page (CB Ø) Figure 19 ## PROCEDURE - 50. Change PAGE (Data Field 1) to each Control Bus (1 through 3) and verify each COND (Data Field 2) indicates (OFF). - 51. Change Control Bus Ø (CB Ø), COND (Data Field 2) to (SEND). - 52. Change Control Bus Output Page to reflect data in 2-2-2, Figure 20. | I. PAGE (CB I) 2.CONDITION (SEND) 3.RATE (\$2\$) CONTROL WORD RANGE WORD 4.(125) LABEL 14.(126) 5.(1) 5DI 15.(1) 6.(EVEN) PARITY 16.(EVEN) 7.(INV) MATRIX 17.(INV) RANGE 18.(18\$) 8.(MAP) MODE 9.(-15.75) TILT 10.(MAX) GAIN 11.(ON) STAB 12.(ON) IDENT 13.(ON) SECTOR | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4.(125) LABEL 14.(126) 5.(1) SDI 15.(1) 6.(EVEN) PARITY 16.(EVEN) 7.(1NV) MATRIX 17.(1NV) RANGE 18.(1ØØ) 6.(MAP) MODE 9.(-15.75) TILT 10.(MAX) GAIN 11.(ON) STAB 12.(ON) IDENT | | 5.(1) SDI 15.(1) 6.(EVEN) PARITY 16.(EVEN) 7.(1NV) MATRIX 17.(1NV) RANGE 18.(1ØØ) 6.(MAP) MODE 9.(-15.75) TILT 10.(MAX) GAIN 11.(ON) STAB 12.(ON) IDENT | | | | E FIELD NO: | Control Bus Output Page (CB 1) Figure 20 Beginning with Data Field 1, change Control Bus Output Page to reflect data indicated in 2-2-2, Figure 21. | I. PAGE (CB 2) 2.CONDITION (SEND) 3.RATE (Ø2Ø) CONTROL WORD RANGE WORD 4.(252) LABEL 14.(253) 5.(2) SDI 15.(2) 6.(ODD) PARITY 16. (EVEN) 7.(TEST) MATRIX 17.(TEST) RANGE 18.(125) 8.(CNTR) MODE 9.(+15.25) TILT 10.(-16) GAIN 11.(OFF) STAB | CONTROL WORD 4.(252) LABEL 14.(253) 5.(2) SDI 15.(2) 6.(ODD) PARITY 16.(EVEN) 7.(TEST) MATRIX 17.(TEST) RANGE 18.(CNTR) MODE 9.(+15.25) TILT 10.(-16) GAIN | | | | UTPUT PAGE | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------------|---------------| | 4.(252) LABEL 14.(253) 5.(2) SDI 15.(2) 6.(ODD) PARITY 16.(EVEN) 7.(TEST) MATRIX 17.(TEST) RANGE 18.(125) 8.(CNTR) MODE 9.(+15.25) TILT 10.(-16) GAIN 11.(OFF) STAB | 4.(252) LABEL 14.(253) 5.(2) SDI 15.(2) 6.(ODD) PARITY 16.(EVEN) 7.(TEST) MATRIX 17.(TEST) RANGE 18.(125) 8.(CNTR) MODE 9.(+15.25) TILT 10.(-16) GAIN 11.(OFF) STAB 12.(ON) IDENT 13.(OFF) SECTOR | I. PAG | GE (C82) | 2.CONDITIO | N (SEND) 3.R | ATE (Ø2Ø) | | 5.(2) SDI 15.(2)<br>6.(ODD) PARITY 16. (EVEN)<br>7. (TEST) MATRIX 17. (TEST)<br>RANGE 18. (125)<br>6. (CNTR) MODE<br>9. (+15.25) TILT<br>10.(-16) GAIN<br>11. (OFF) STAB | 5.(2) SDI I5.(2) 6.(ODD) PARITY I6. (EVEN) 7.(TEST) MATRIX I7. (TEST) RANGE I8. (125) 8.(CNTR) MODE 9.(+15.25) TILT IO.(-16) GAIN II. (OFF) STAB I2. (ON) IDENT I3. (OFF) SECTOR | | CONTROL | WORD | RANGE | WORD | | iz. (ON) | | | 5.(2)<br>6.(ODD)<br>7.(TEST<br>8.(CNTR<br>9.(+15.2<br>10.(-16)<br>11.(OFF) | SDI PARIT () MATE RANG () MODE (5) TILT GAIN STAB | 15. (2<br>FY 16. (E<br>RIX 17. (T<br>IE 18. ( II | (VEN)<br>EST) | Control Bus Output Page (CB 2) Figure 21 #### **PROCEDURE** | I. PAGE (CB 3) | 2.CONDITION (SE | ND) 3.RATE (Ø2Ø) | |----------------|-----------------|------------------| | CONTROL | WORD | RANGE WORD | | 4.(376) | LABEL | 14.(377) | | 5.(3) | SDI | 15. (3) | | 6.(EVEN | i) PARITY | 16. (ODD) | | 7. (SLV) | MATRIX | 17. (SLV) | | | RANGE | 18. (2ØØ) | | 8. (TURB | ) MODE | | | 9.(- 1Ø. | 25) TILT | | | 10.(-1Ø) | GAIN | | | 11. (ON) | STAB | | | 12. (OFF) | IDENT | | | (NO).EI | SECTOR | | | SE FIELD NO: | | | | | | | | | | | ## Control Bus Output Page (CB 3) Figure 22 - 54. Beginning with Data Field 1, change Control Bus Output Page to reflect data indicated in 2-2-2, Figure 22. - 55. Using Numeric Keypad, select CONTROL BUS INPUT PAGE (4). - Verify, by observation, that PAGE CB $\emptyset$ reflects data transmission indications shown in 2-2-2, Figure 23. ``` CONTROL BUS INPUT PAGE I. PAGE (CB Ø) CONTROL WORD 2.(27Ø) 3.(Ø) SDI 5.(Ø) (ODD) (VAL) MATRIX MODE (+ØØØ) TILT (CAL) GAIN (OFF) SECTOR RANGE RANGE (WS) (OFF) SECTOR ``` Control Bus Input Page (CB Ø) Figure 23 ## PROCEDURE 57. Select Control Bus 1 (CB 1), on CONTROL BUS INPUT PAGE (4) and verify transmitted data is the same as shown in 2-2-2, Figure 24. NOTE: To receive desired data transmission in Steps 57 through 59, it will be necessary to Change Data Fields 1 through 5 of CONTROL BUS INPUT PAGE (4) to reflect identical data as Data Fields 1,4,5,14 and 15, respectively, of CONTROL BUS OUTPUT PAGE (1). | CONTROL | BUS INPU | T PAGE | |------------------|---------------------------|--------------------------| | I. PAGE (CB 1) | | | | CONTROL WOR | | RANGE WORD | | 2.(125)<br>3.(1) | LABEL<br>SDI | 4.(126)<br>5.(1) | | (EVEN)<br>(INV) | PARITY<br>MATRIX<br>RANGE | (EVEN)<br>(INV)<br>(IØØ) | | (MAP) | MODE | וששוו | | (-15.75) | TILT | | | (MAX)<br>(ON) | GAIN<br>STAB | | | (ON)<br>(ON) | IDENT<br>SECTOR | | | | | | Control Bus Input Page (CB 1) Figure 24 58. Select Control Bus 2 (CB 2), on CONTROL BUS INPUT PAGE (4) and verify transmitted data is the same as shown in 2-2-2, Figure 25. ``` CONTROL BUS INPUT PAGE 1. PAGE (CB 2) CONTROL WORD RANGE WORD 2.(252) LABEL 4.(253) 3.(2) SDI 5.(2) (ODD) PARITY (EVEN) (TEST) MATRIX (TEST) RANGE (125) (CNTR) MODE (+15.25) TILT (-16) GAIN (OFF) STAB (ON) IDENT (OFF) SECTOR ``` Control Bus Input Page (CB2) Figure 25 ## PROCEDURE 59. Select Control Bus 3 (CB 3), on CONTROL BUS INPUT PAGE (4) and verify transmitted data is the same as shown in 2-2-2, Figure 26. | I. PAGE (CB 3) CONTROL WORD 2. (376) LABEL 4. (377) 3. (3) SDI (EVEN) PARITY (SLY) MATRIX RANGE (TURB) MODE RANGE (CB WORD 4. (377) 5. (3) (ODD) (SLV) RANGE (200) | CONTROL WORD RANGE WORD 2.(376) LABEL 4.(377) 3.(3) SDI 5.(3) (EVEN) PARITY (ODD) (SLV) MATRIX (SLV) RANGE (200) | CONTRO | DL BUS INPU | T PAGE | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------------|------------------------------------| | 2.(376) LABEL 4.(377) 3.(3) SDI 5.(3) (EVEN) PARITY (ODD) (SLV) MATRIX (SLV) RANGE (2ØØ) (TURB) MODE | 2.(376) | I. PAGE (CB 3) | | | | (- Ø) GAIN<br>(ON) STAB<br>(OFF) IDENT | | 2.(376) 3.(3) (EVEN) (SLV) (TURB) (-IØ.25) (-IØ) (ON) | LABEL SDI PARITY MATRIX RANGE MODE TILT GAIN STAB IDENT | 4.(377)<br>5.(3)<br>(ODD)<br>(SLV) | Control Bus Input Page (CB3) Figure 26 - 60. Using Keypad, select CONTROL BUS OUTPUT PAGE (1). - 61. Change each Control Bus page (Ø through 3), COND (Data Field 2) to (OFF). - 62. Using Keypad, select CONTROL BUS INPUT PAGE (4). - 63. Verify all data transmission has ceased on each Control Bus (CBØ through CB3) by selecting CONTROL BUS INPUT PAGE for each bus. NOTE: Data Fields 1, 2 and 4 of CONTROL BUS INPUT PAGE (CBO through CB3) will retain last transmitted data until intentionally changed, RESET Button actuation or an interruption in external AC power. (2) Attitude Bus Performance Evaluation SPECIAL ACCESSORY EQUIPMENT REQ'D: 1 Oscilloscope (0-100 MHz Bandwidth, Dual Trace with Delta Time) NOTE: Interface STD-7000 Bus Controller, ESP 6515 CRT Display Terminal, CRT Interface and KP-72480 Numeric Keypad in accordance with instructions described in 1-2-1. NOTE: If the Attitude Bus Performance Evaluation is to be accomplished consecutively, following either the Control Bus or Data Bus Performance Evaluation, begin with Step 7, otherwise begin with Step 1. STEP PROCEDURE - 1. Insure compliance with SDIS interface instructions as described in 1-2-1. - 2. Position IEEE-488 Address Switch, segments 7 and 8, to select desired Start-Up Routine as described in 1-2-3. - 3. Position CRT Display Terminal Power Switch to - 4. Insert personality cassette tape (2.4 or subsequent) into tape drive (unless STD-7000 is equipped for PROM operation). - 5. Apply AC power to STD-7000 and check for a blinking cursor on CRT Terminal Display. - 6. Momentarily depress STD-7000 RESET Button. CAUTION: IF THE AUTOMATIC START-UP ROUTINE WAS SELECTED IN STEP 2, A MEMORY DIAGNOSTIC IS AUTOMATICALLY PERFORMED TO CHECK ALL MEMORY LOCATIONS FOR PROPER OPERATION. IF A MEMORY ERROR IS DETECTED DURING THE MEMORY DIAGNOSTIC, THE START-UP ROUTINE WILL AUTOMATICALLY CHANGE TO DIAGNOSTIC TEST PROGRAM. IF THIS CONDITION OCCURS, QUALIFIED MAINTENANCE PERSONNEL SHOULD REFER TO 2-2-4B BEFORE CONTINUING. #### PROCE DURE 7. Connect Oscilloscope Channel A, X1 Probe to Pin L7 of STD-7000 Rear Panel Connector J416 (refer to 2-2-2, Figure 27). Attitude Bus (Channel $\emptyset$ ) Evaluation Set-Up Diagram Figure 27 - 8. Connect Oscilloscope Channel B, X1 Probe to Pin M7 of J416 (refer to 2-2-2, Figure 27). - Apply AC power to Oscilloscope, sum Channels A and B, invert Channel B and set for Delayed Sweep. - 10. Using Keypad, display ATTITUDE OUTPUT PAGE (3) on CRT Display Terminal. ## PROCEDURE 11. Change COND (Data Field 2) to (SEND). NOTE: Insure BUS NO. (Data Field 1) remains $(\emptyset)$ . - 12. Change RATE (Data Field 3) to $(\emptyset 87)$ . - 13. Adjust Oscilloscope controls until four stable word traces are indicated as shown in 2-2-2, Figure 28. Attitude Bus Four Word Trace Figure 28 14. Select each word individually on Oscilloscope display screen and verify the data is within the following tolerances: | Bits each word | (32) | |----------------|------------------------| | Rise Time | (10%-90%) | | Fall Time | (90%-10%) | | Bus Amplitude | (20±1 V) | | Rate = 20 | (period is 50 mS±1%) | | Rate = 100 | (period is 10 mS±1%) | | Rate = 150 | (period is 6.67 mS±1%) | | Bit Period | (80.6±1 μSec) | Four Word Trace Data Table 9 NOTE: Rate period is measured as the time between two like words (i.e. PITCH WORD to PITCH WORD or ROLL WORD to ROLL WORD, etc.). NOTE: Each word can easily be identified by comparing Oscilloscope trace with one of the sample traces in 2-2-2, Figure 29. 2-2-2 Page 18 April 1/87 PROCEDURE PITCH WORD Detail A ROLL WORD Detail B PITCH RATE WORD Detail C ROLL RATE WORD Detail D Attitude Bus Sample Traces Figure 29 15. Change ATTITUDE OUTPUT PAGE to reflect data shown in 2-2-2, Figure 30. ATTITUDE OUTPUT PAGE I. BUS NO.(Ø) 2. CONDITION (SEND) 3.RATE (Ø87) PITCH ROLL 4.(ØØØ) 5.(FAIL) 9. (ØØØ) 10. (FAIL) LABEL MATRIX 6. (ODD) PARITY II. (EVEN) 7.(89.99) LIMIT 12. (89.99) DATA 13. (+ØØ.ØØ) 8. (+ØØ.ØØ) PITCH RATE ROLL RATE 14.(ØØØ) 15.(FA1L) LABEL 18.(ØØØ) 19.(FAIL) MATRIX 16. (EVEN) PARITY 20.(EVEN) 21.(+ØØØ) 17. (+ØØØ) RATE CHANGE FIELD NO:\_\_\_ Attitude Output Page (Bus No. $\emptyset$ ) Figure 30 ## PROCEDURE 16. Adjust Oscilloscope controls until four stable word traces are displayed as shown in 2-2-2, Figure 31. Attitude Output Page Word Identification Trace Figure 31 17. Adjust Oscilloscope Delay Display and Delay Sweep Controls to display PITCH word as shown in 2-2-2, Figure 32. Pitch Word Figure 32 | MATRIM | BIT | | | | |-------------------|-----|----|--|--| | MATRIX<br>SUBMENU | 30 | 31 | | | | 1. FAIL | 0 | 0 | | | | 2. INV | 1 | 0 | | | | 3. TST | 0 | 1 | | | | 4. VAL | 1 | 1 | | | PITCH WORD Matrix Submenus Table 10 ## **PROCEDURE** NOTE: PITCH word is identified by locating the word with one high bit (Bit 32) as shown in 2-2-2, Figure 32. 18. Change Data Field 5 through each MATRIX Submenu listed in 2-2-2, Table 10. Observe and verify the operation of Bits 30 and 31. NOTE: After completion of Step 18, return MATRIX (Data Field 5) sub-menu to (FAIL). 19. Change DATA (Data Field 8) to each angle shown in Data column of 2-2-2, Table 11. Check that Bits 15 through 29 comply as shown. | | | | | | | | В | IT | | | | | | | | |----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | DATA | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | | (+59.99) | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | | (-60.00) | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | (+89.98) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | (-89.98) | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | ## PITCH WORD Data Table 11 NOTE: When entering a DATA angle (Data Field 8 or 13), a .01 loss will be realized after key-in sequence except when keying in (+00.00). EXAMPLE: To indicate (-60.00), key-in (-60.01). Return DATA angle to (+00.00) after completion of Step 19. 20. Change LABEL (Data Field 4) to indicate numbers shown in Label column in 2-2-2, Table 12. Verify Bits 1 through 8 comply with bit pattern shown. #### **PROCEDURE** | | | | | ВІ | T | | | | |-------|---|---|---|----|---|---|---|-----| | LABEL | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 : | | (377) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | (252) | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | (125) | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | PITCH WORD Labels Table 12 NOTE: Return LABEL to (000) after completion of Step 20. NOTE: Bits 9 through 14 are not used in PITCH word and therefore will remain low at all times. - 21. Change PARITY (Data Field 6) to (EVEN) and note that all PITCH word bits are low at this time. - 22. Change PARITY (Data Field 11) to (ODD). - 23. Adjust Oscilloscope Delay Display and Delay Sweep Controls to display ROLL word as shown in 2-2-2, Figure 33. Roll Word Figure 33 NOTE: ROLL word is identified by locating the word with one high bit (Bit 32) as shown in 2-2-2, Figure 33. 24. Change Data Field 10 through each MATRIX Submenu listed in 2-2-2, Table 10. Observe and verify the operation of Bits 30 and 31. NOTE: After completion of Step 24, return MATRIX (Data Field 10) sub-menu to (FAIL). # MAINTENANCE MANUAL STD-7000 ### STEP #### **PROCEDURE** 25. Change DATA (Data Field 13) to each angle shown in DATA column of 2-2-2, Table 11. Check that Bits 15 through 29 comply as shown. NOTE: When entering a DATA angle (Data Field 8 or 13), a .01 loss will be realized after key-in sequence. For example input situation, see Step 19. NOTE: Return DATA angle to (+00.00) after completion of Step 25. 26. Change LABEL (Data Field 9) to indicate numbers shown in label column of 2-2-2, Table 12. Verify Bits 1 through 8 comply with bit pattern shown. NOTE: Return LABEL to $(\emptyset\emptyset\emptyset)$ after completion of Step 26. NOTE: Bits 9 through 14 are not used in ROLL word and will remain low at all times. - 27. Change PARITY (Data Field 11) to (EVEN) and note that all ROLL word bits are low at this point. - 28. Change PARITY (Data Field 16) to (ODD). - 29. Adjust Oscilloscope Delay Display and Delay Sweep Controls to display PITCH RATE word as shown in 2-2-2, Figure 34. Pitch Rate Word Figure 34 NOTE: PITCH RATE word is identified by locating the word with one high bit (Bit 32) as shown in 2-2-2, Figure 34. ### **PROCEDURE** 30. Change Data Field 15 through each MATRIX Submenus listed in 2-2-2, Table 10. Observe and verify correction operation of Bits 30 and 31. NOTE: After completion of Step 30, return MATRIX (Data Field 15) Sub-menu to (FAIL). 31. Change DATA (Data Field 8) to indicate (+89.98). NOTE: Enter (+89.99) to display (+89.98). 32. Change RATE (Data Field 17) to indicate (-001). Bits 21 through 29 will remain high until DATA (Data Field 8) times out and consequently returns RATE (Data Field 17) to (+000). At the completion of this event, Bits 21 through 29 will return low. NOTE: Return Data Field 8 to (+00.00) after completion of Step 32. 33. Change LABEL (Data Field 14) to indicate numbers shown in Label Column of 2-2-2, Table 12. Verify Bits 1 through 8 comply with bit pattern shown. NOTE: Return LABEL to $(\emptyset \emptyset \emptyset)$ after completion of Step 33. NOTE: Bits 9 through 20 are not used in PITCH RATE word and will remain low at all times. - 34. Change PARITY (Data Field 16) to (EVEN) and note that all PITCH RATE word bits are low at this time. - 35. Change PARITY (Data Field 20) to (ODD). - 36. Adjust Oscilloscope Delay Display and Delay Sweep Controls to display ROLL RATE word as shown in 2-2-2, Figure 35. **PROCEDURE** Roll Rate Word Figure 35 NOTE: ROLL RATE word is identified as the only word with a high bit (Bit 32) as shown in 2-2-2, Figure 35. 37. Change MATRIX (Data Field 19) through each submenu listed in 2-2-2, Table 10. Observe and verify correct operation of Bits 30 and 31. NOTE: After completion of Step 30, return Matrix (Data Field 19) sub-menu to (FAIL). 38. Change DATA (Data Field 13) to indicate (+89.98). NOTE: Enter (+89.99) to display (+89.98). 39. Change RATE (Data Field 21) to indicate (-001). Bits 21 through 29 will remain high until DATA (Data Field 13) times out and consequently returns RATE (Data Field 21) to (+000). At this point, Bits 21 through 29 will return low. NOTE: Return Data Field 13 to (+00.00) after completion of Step 39. 40. Change LABEL (Data Field 18) to indicate numbers shown in Label Column of 2-2-2, Table 12. Verify Bits 1 through 8 comply with bit pattern shown. NOTE: Return LABEL to (900) after completion of Step 40. NOTE: Bits 9 through 20 are not used in ROLL RATE word and will remain low at all times. ## PROCEDURE - 41. Change PARITY (Data Field 20) to (EVEN) and note that all ROLL RATE word bits are low at this point. - 42. Change COND (Data Field 2) to (OFF). Note that all Oscilloscope traces disappear. - 43. Disconnect Oscilloscope Probes from STD-7000 Rear Panel Connector J416. - 44. Connect Oscilloscope Channel A, X1 Probe to Pin K6 of J416 (refer to 2-2-2, Figure 36). - 45. Connect Oscilloscope Channel B, X1 Probe to Pin N8 of J416 (refer to 2-2-2, Figure 36). Attitude Bus (Channel 1) Evaluation Set-Up Diagram Figure 36 ## PROCEDURE - 46. Using Keypad, change BUS NO (Data Field 1) to (1). This action selects Bus number 1. - 47. Change COND (Data Field 2) to (SEND). - 48. Repeat Steps 12 through 14. - 49. Insure ATTITUDE OUTPUT PAGE reflects data shown in 2-2-2, Figure 37. | BUS NO.(1) 2.CONDITION (SEND) 3.RATE (Ø87) | |---------------------------------------------------------------------------------------------------------------------------------| | 4.(ダダク) LABEL 9.(ダダク) 5.(FAIL) MATRIX IO.(FAIL) 6.(ODD) PARITY II.(EVEN) 7.(89.99) LIMIT I2.(89.99) 8.(+ダダ,ダダ) DATA 13.(+ダダ,ダダ) | | 5. (FAIL) MATRIX IO. (FAIL)<br>6. (ODD) PARITY II. (EVEN)<br>7. (89.99) LIMIT I2. (89.99)<br>8. (+ ØØ, ØØ) DATA I3. (+ ØØ, ØØ) | | 6. (ODD) PARITY II. (EVEN)<br>7. (89.99) LIMIT I2. (89.99)<br>8. (+ØØ,ØØ) DATA I3. (+ØØ,ØØ) | | 7.(89.99) LIMIT I2.(89.99)<br>8.(+ØØ.ØØ) DATA I3.(+ØØ.ØØ) | | 8.(+ØØ.ØØ) DATA 13.(+ØØ.ØØ) | | | | PITCH RATE ROLL RATE | | | | 14.(ØØØ) LABEL 18.(ØØØ) | | 15.(FAIL) MATRIX 19.(FAIL) | | I6.(EVEN) PARITY 20.(EVEN) | | 17.(+ØØØ) RATE 21.(+ØØØ) | | FIELD NO: | Attitude Output Page (Bus No. 1) Figure 37 50. Repeat Steps 16 through 43. (3) Data Bus Performance Evaluation SPECIAL ACCESSORY EQUIPMENT REQ'D: 1 Oscilloscope (0-100 MHz Bandwidth, Dual Trace with Delta Time). NOTE: Interface STD-7000 Bus Controller, ESP 6515 CRT Display Terminal, CRT Interface and KP-72480 Numeric Keypad in accordance with instructions described in 1-2-1. NOTE: If the Data Bus Performance Evaluation is to be accomplished consecutively, following either the Control Bus or Attitude Bus Performance Evaluation, begin with Step 7, otherwise begin with Step 1. STEP PROCEDURE - 1. Insure compliance with SDIS interface instructions as described in 1-2-1. - 2. Position IEEE-488 Address Switch, segments 7 and 8, to select desired Start-Up Routine as described in 1-2-1. - 3. Position CRT Display Terminal Power Switch to ON. - 4. Insert personality cassette tape (2.4 or subsequent) into tape drive (unless STD-7000 is equipped for PROM operation). - 5. Apply AC power to STD-7000 and check for a blinking cursor on CRT Terminal Display. - 6. Momentarily depress STD-7000 RESET Button. CAUTION: IF THE AUTOMATIC START-UP ROUTINE WAS SELECTED IN STEP 2, A MEMORY DIAGNOSTIC IS AUTOMATICALLY PERFORMED TO CHECK ALL MEMORY LOCATIONS FOR PROPER OPERATION. IF A MEMORY ERROR IS DETECTED DURING THE MEMORY DIAGNOSTIC, THE START-UP ROUTINE WILL AUTOMATICALLY CHANGE TO DIAGNOSTIC TEST PROGRAM. IF THIS CONDITION OCCURS, QUALIFIED MAINTENANCE PERSONNEL SHOULD REFER TO 2-2-4B BEFORE CONTINUING. #### **PROCEDURE** 7. Connect Oscilloscope Channel A, X1 Probe to Pin L1 of STD-7000 Rear Panel Connector J416 (refer to 2-2-2, Figure 38). DATA Bus (Channel 1) Evaluation Set-Up Diagram Figure 38 - 8. Connect Oscilloscope Channel B, X1 Probe to Pin K1 of J416 (refer to 2-2-2, Figure 38). - 9. Apply AC Power to Oscilloscope, sum Channels A and B, invert Channel B and set for Delayed Sweep. - 10. Using Keypad, display DATA BUS OUTPUT PAGE (2) on CRT Display Terminal. **PROCEDURE** - 11. Change SEND (Data Field 2) to (1,-,-). - 12. Change LABEL (Data Field 4) to (377). - 13. Change RATE (Data Field 3) to (255). - 14. Adjust Oscilloscope to display Start Sync (beginning of data) and verify waveform to be 1.5 $\mu Sec$ High, then 1.5 $\mu Sec$ Low. - Adjust Oscilloscope to display End Sync (end of message) and verify waveform to be 1.5 $\mu Sec$ Low, then 1.5 $\mu Sec$ High. Start and End Sync Overlap Figure 39 - 16. Using Oscilloscope Delta Time Controls, count number of bits between start sync and end sync. There should be 1600 bits, that is, 1.606 mS from start sync to end Sync. - NOTE: To count bits, overlap start sync and end sync of same mesage as shown in 2-2-2, Figure 39. - 17. Measure bit Rise Time and verify it to be 100±10 nSec. - 18. Measure bit Fall Time and verify it to be 100±10 nSec. - 19. With Oscilloscope set at 2V/DIV, verify Bus Amplitude of $10\pm1$ Vp-p. - 20. Change PATTERN (Data Field 25) to (CROSS HATCH) while observing FORMAT (Data Field 1). FORMAT should change from (STD) to (X/Y). #### **PROCEDURE** - 21. Using Keypad, display DATA BUS INPUT PAGE (5). - 22. Change LABEL (Data Field 3) to (377). - 23. Verify data reception on BUS #1 only. To accomplish this, change BUS (Data Field 1) to (2) and then to (3). On Buses (2) and (3), Data Fields 1 through 6 should reflect the same data as BUS (1), however no other data should be indicated. - 24. Change LABEL (Data Field 3) to (252) and note data reception ceases on BUS (1). NOTE: Restore LABEL to (377) upon completion of Step 24. - 25. Using Keypad, display DATA BUS OUTPUT PAGE (2). - 26. Change SEND (Data Field 2) to (-,-,-). Data Bus (Channel 2) Evaluation Set-Up Diagram Figure 40 ## PROCEDURE - 27. Disconnect Oscilloscope Channel A Probe from Pin L1 and connect to Pin M1 (refer to 2-2-2, Figure 40). - 28. Disconnect Oscilloscope Channel B Probe from Pin K1 and connect to Pin J1 (refer to 2-2-2, Figure 40). - 29. Change SEND (Data Field 2) to (-,2,-). - 30. Repeat Steps 14 through 21 for Bus #2. - 31. Change BUS (Data Field 1) to (2). - 32. Verify data reception on BUS #2 only. To accomplish this, change BUS (Data Field 1) to (1) and then to (3). On Buses (1) and (3), Data Fields 1 through 6 should reflect the same data as Bus (2), however no other data should be indicated. Data Bus (Channel 3) Evaluation Set-Up Diagram Figure 41 STEP PROCEDURE - 33. Change LABEL (Data Field 3) to (125) and note data reception ceases on Bus (2). - NOTE: Restore LABEL to (377) upon completion of Step 33. - 34. Using Keypad, display DATA BUS OUTPUT PAGE (2). - 35. Change SEND (Data Field 2) to (-,-,-). - 36. Disconnect Oscilloscope Channel A Probe from Pin M1 and connect to Pin N1 (refer to 2-2-2, Figure 41). - 37. Disconnect Oscilloscope Channel B Probe from Pin J1 and connect to Pin K3 (refer to 2-2-2, Figure 41). - 38. Change SEND (Data Field 2) to (-,-,3). - 39. Repeat Steps 14 through 21 for Bus (3). - 40. Change BUS (Data Field 1) to (3). - 41. Verify data reception on BUS (3) only. To accomplish this, change BUS (Data Field 1) to (1) and then to (2). On Buses (1) and (2), Data Fields 1 through 6 should reflect the same data as Bus (3), however no other data should be indicated. - 42. Change LABEL (Data Field 3) to ( $\emptyset\emptyset\emptyset$ ) and note data reception ceases on Bus (3). - NOTE: Restore LABEL to (377) upon completion of Step 42. - 43. Using Keypad, display DATA BUS OUTPUT PAGE (2). - 44. Change SEND (Data Field 2) to (-,-,-). - 45. Disconnect Oscilloscope Channel A and B Probes from STD-7000 Rear Panel Connector J416. - 46. Change SEND (Data Field 2) to (1,2,3). - NOTE: Insure PATTERN (Data Field 25) indicates (BAR). - 47. Using Keypad, display DATA BUS INPUT PAGE (5). PROCEDURE - 48. Change BUS (Data Field 1) to (1). - 49. Change START BIN (Data Field 6) to reflect the numbers in the Start Bin Column of 2-2-2, Table 13 and verify BIN A through H change to coincide with levels indicated. NOTE: START BIN (Data Field 6) will not accept inputs above (504). | <u></u> | | | | | | | | | |-----------|---|---|---|----|----------|---|---|---| | | | | | ВІ | <u>T</u> | | , | | | START BIN | Α | В | С | D | E | F | G | Н | | (057) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | (065) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | (122) | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 2 | | (129) | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | | (186) | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 3 | | (193) | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | | (250) | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 4 | | (257) | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | | (314) | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 5 | | (321) | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 | | (378) | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 6 | | (385) | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 6 | | (442) | 6 | 6 | 6 | 6 | 6 | 6 | 6 | 7 | | (449) | 7 | 7 | 7 | 7 | 7 | 7 | 7 | 7 | ### Data Bus Start Bin Inputs Table 13 - 50. Change BUS (Data Field 1) to (2) and repeat Step 49. - 51. Change BUS (Data Field 1) to (3) and repeat Step 49. - 52./ Using Keypad, display DATA BUS OUTPUT PAGE (2). - 53. Change SEND (Data Field 2) to (-,-,-). ### 3. Calibration ### A. General This section contains the calibration requirements for the STD-7000 Bus Controller. Currently, this requirement is limited to a +5 V calibration adjustment of the Power Supply Module. The Power Supply +5 V Calibration Adjustment should be performed when: - 1. STD-7000 fails to meet the electrical requirements in 2-2-2. - 2. STD-7000 Power Supply is found to be defective during troubleshooting and consequently replaced. NOTE: Normally, a new Power Supply Module is delivered calibrated; however, it is recommended that the outputs of the new power supply be checked before use. - 3. Recommended twelve month calibration interval is due. - 3.C. contains a tape write procedure for use when a new or existing mini-cassette personality tape requires a rewrite. A tape rewrite requirement may exist when: - 1. Additional tapes are desired. - 2. As a result of complying with the Troubleshooting Flowcharts in 2-2-4. - (1) Accessory Test Equipment Requirements Appendix B at the rear of this manual contains a comprehensive list of test equipment suitable for performing any of the procedures in this manual. Any other equipment meeting the specifications listed in Appendix B may be substituted in place of the recommended models. (2) Disassembly Requirements To perform the calibration procedure in this section, the Top Cover (2) (2-2-5), Figure 69 must be removed from the STD-7000. (Refer to 2-2-5 for top cover removal instructions.) ### (3) Safety Precautions As with any piece of electronics equipment, extreme caution should be taken when troubleshooting or working with live circuits. Even though high voltage potentials only exist within the STD-7000 Power Supply, the presence of potentially lethal voltages within accessory test equipment may also exist within the STD-7000 through test probes. Maintenance personnel must not remove accessory test equipment covers anytime unit is connected to a power source. Component replacement and internal adjustments must be made by qualified maintenance personnel. When performing maintenance on the STD-7000, be sure to observe the following precautions: WARNING: DO NOT REMOVE POWER SUPPLY FROM STD-7000 AND/OR REMOVE POWER SUPPLY COVER WITH EXTERNAL AC POWER CONNECTED. AFTER EXTERNAL AC POWER IS REMOVED, WAIT A MINIMUM OF 5 MINUTES BEFORE HANDLING, TO ALLOW HIGH VOLTAGE CONTROL CIRCUIT TO DISSIPATE. WARNING: THE REAR PANEL CORCOM CONNECTOR AND POWER SUPPLY ASSEMBLY CARRY 120 OR 240 VAC AS LONG AS POWER CORD IS CONNECTED TO THE STD-7000 AND EXTERNAL AC POWER SOURCE. DO NOT CONTACT THESE OR ANY ASSOCIATED COMPONENTS DURING MAINTENANCE OPERATIONS. WARNING: REMOVE ALL JEWELRY OR OTHER COSMETIC APPAREL BEFORE PERFORMING MAINTENANCE ON "LIVE" CIRCUITS. WARNING: WHEN WORKING WITH LIVE CIRCUITS, KEEP ONE HAND IN POCKET OR BEHIND BACK, TO AVOID SERIOUS SHOCK. WARNING: USE ONLY INSULATED TOOLS WHEN WORKING WITH LIVE CIRCUITS. WARNING: FOR ADDED INSULATION, PLACE RUBBER BENCH MAT UNDERNEATH ALL POWERED BENCH EQUIPMENT, AS WELL AS A RUBBER MAT UNDERNEATH TECHNICIAN. ### B. Calibration Procedures (1) SIERRACIN Power Supply +5V Adjustment SPECIAL ACCESSORY EQUIPMENT REQ'D: 1 Digital Voltmeter (100K $\Omega/V$ ) 1 Small Slotted Non-conductive Screwdriver or Adjustment Tool TEST SET-UP DIAGRAM: +5 V Adjustment Point (Sierracin) Figure 42 #### STEP - 1. Remove STD-7000 top dust cover (2) (2-2-5), Figure 69) per instructions in 2-2-5. - Verify proper operating voltage is selected on STD-7000 by checking orientation of Programmable PC Board, within CORCOM (VS & F) Connector, to the AC line voltage available. - 3. Connect Digital Voltmeter to either Power Supply Connector #1 or 2 (orange wires) of 7 screw side on terminal block (refer to 2-2-5, Table 14 for terminal block illustration). ### **PROCEDURE** - 4. Depress AC Power Switch (5) to ON position. Note illumination of AC Power Switch Button, as well as four red LEDs on Power Supply PC board. Allow 5 minute warmup before continuing. - 5. Looking down into STD-7000 (toward Power Supply Module), locate R23 (+5 V Adj) adjustment screw on Power Supply PC Board (Refer to 2-2-3, Figure 42). WARNING: DO NOT REPOSITION R24 LIMIT ADJUSTMENT SCREW. REPOSITIONING OF THIS SCREW (DEPENDING ON WHICH WAY SCREW IS TURNED) COULD CAUSE AN ELECTRICAL FIRE, OVER VOLTAGE SITUATION, OR UNDER CURRENT OPERATION OF POWER SUPPLY. - 6. Adjust R23 as necessary until Digital Voltmeter indicates +5V ( $\pm0.2V$ ). - 7. Disconnect Digital Voltmeter. - 8. Replace top dust cover. (2) IFR Universal Power Supply +5V Adjustment SPECIAL ACCESSORY EQUIPMENT REQ'D: 1 Digital Voltmeter $(100K\Omega/V)$ 1 Small Slotted Non-conductive Screwdriver or Adjustment Tool WARNING: DO NOT USE METAL SCREWDRIVER FOR POWER SUPPLY ADJUSTMENT. METAL TIP OF SCREWDRIVER COULD COME IN CONTACT WITH HIGH VOLTAGE CONTROL CIRCUIT (SEE STEP 5). TEST SET-UP DIAGRAM: None STEP - 1. Remove STD-7000 top (2) and bottom (25) dust covers (2-2-5, Figure 69) per instructions in 2-2-5. - Verify proper operating voltage is selected on STD-7000 by checking orientation of Programmable PC Board, within CORCOM (VS & F) Connector, to the AC line voltage available. - Connect Digital Voltmeter to either pin 1 or 2 of J405 thru J412 (Technician's choice). - 4. Depress AC Power Switch (5) to ON position (note illumination of AC Power Switch Button) and allow 5 minute warm-up before continuing. - 5. Adjust R9932 (refer to 2-2-3, Figure 43/44 as necessary until Digital Voltmeter indicates +5 V ( $\pm$ 0.2V). - 6. Disconnect Digital Voltmeter leads. - 7. Replace top and bottom dust covers. R9932 Adjustment Point Access Hole (IFR Universal Power Supply Only) Figure 43 R9932 Adjustment Point (IFR Universal Power Supply Cover Removed) Figure 44 C. STD-7000 Personality Tape Duplication The following procedure is intended for use by maintenance personnel when a requirement to write or rewrite an STD-7000 personality tape exists. CAUTION: TO PRECLUDE IRREVERSIBLE DAMAGE TO TAPE, DO NOT TEST RAM AND WRITE TAPE CONSECUTIVELY. Certified Mini-Data Cassette Tape Figure 45 #### STEP - 1. Verify correct interface between STD-7000 and CRT Display. Insure STD-7000 Bus Controller is operating normally in accordance with 1-2-3. - 2. Position STD-7000 IEEE-488 Address Switch (7) (Segments 7 and 8) to OFF. - 3. Apply External AC Power to Rear Panel CORCOM Connector (3). - 4. Depress AC Power Switch (5) to illuminate switch button and apply AC power to unit. - Momentarily depress RESET Switch (3) and observe Diagnostic Menu on CRT Display screen. - 6. Insert a known valid (loadable) cassette tape (version 2.4 or later) in Tape Drive (1). - 7. Using Numeric Keypad (1-2-2, Figure 6), select Menu Item 1 (1 = LOAD TAPE). #### PROCEDURE NOTE: Allow between $1\frac{1}{2}$ to 2 minutes load time from completion of initial rewind, to the illumination of the letter L on the KEYIN Line. The letter L indicates completion of loading sequence. - 8. Remove good tape from Tape Drive. - 9. Insert new blank tape or old tape (to be rewritten) in tape drive. CAUTION: BE SURE SIDE TO BE WRITTEN IS TOWARD REAR OF STD-7000. - 10. Using Numeric Keypad, enter 4 (4 = WRITE TAPE Key). - 11. While depressing the lower left (blank) key, enter 8 (8 = 60 400). Tape should begin to rewind. NOTE: If tape fails to rewind, reattempt sequence indicated in Step 10. NOTE: Allow approximately 4 minutes to elapse between completion of tape rewind sequence and appearance of the letter V on KEYIN Line. The letter V indicates tape has been written and verified. NOTE: If other side of cassette tape is to be written, momentarily depress RESET Switch (3), turn tape cassette over and repeat Step 10. - 12. Reposition IEEE-488 Address Switch (7) segments 7 and 8 to ON. - 13. Momentarily depress RESET Switch (3) to initiate Automatic Start-Up Routine. Select and enter 2 LOAD AND EXECUTE TAPE PROGRAM. NOTE: During initial start-up, it may not be necessary to select and enter 2 (LOAD AND EXECUTE TAPE PROGRAM). NOTE: When Master Menu appears on CRT Display, the tape side (to the rear of STD-7000) is then verified useable. PROCEDURE NOTE: If MEM (Memory) or CS (Check Sum) errors appear at any time during this procedure, refer to applicable troubleshooting flow chart(s) in 2-2-4. THIS PAGE INTENTIONALLY LEFT BLANK, ### 4. Troubleshooting Flowcharts #### A. General This section contains tabular flowcharts designed to aid the technician in troubleshocting the STD-7000 Bus Controller. These flowcharts will enable the technician to isolate a given malfunction down to an individual module or PC board assembly. Typically, the technician will refer to the flowcharts in this section to isolate a trouble symptom which may have been detected during normal operation or while performing the Performance Evaluation Procedures in 2-2-2. (1) How To Use Tabular Flowcharts Each of the flowcharts in this section are designed to isolate a specific trouble symptom down to a repairable/replaceable module or PC board. Once a trouble symptom has been identified, the technician should locate the proper troubleshooting flowchart and proceed, beginning with Step 1. Each step has a YES and NO block and the numbers in these blocks indicate the next step the technician must perform. The technician should continue compliance with the flowchart until the faulty module or PC board is identified and repair/replacement recommendations are indicated. (2) Troubleshooting Hints Before proceeding with extensive troubleshooting, it is advisable that the technician first make a few simple checks, which may be related to the cause of the malfunction. These checks may save the technician many hours of labor, which might needlessly be spent on extensive troubleshooting. (a) GPIB Address Switches Improper address switch position will cause improper indications during start up routines. (b) Visual Inspection Visually inspect any components within the STD-7000 which may have a relationship to the malfunction. In many instances, a malfunction may be caused by loose connections, broken wires, unsoldered connections, damaged components, bent connector pins, etc. Also look for signs of excessive heat as evidenced by burned or charred components. (c) Performance Evaluation Before attempting any troubleshooting, make sure all appropriate performance evaluation procedures in 2-2-2 have been performed. In many cases, these procedures will isolate a trouble symptom to a particular module, thereby making any subsequent troubleshooting easier or unnecessary. (3) Safety Precautions As with any piece of electronic equipment, extreme caution should be taken when troubleshooting live circuits. The power supply module is the only module capable of generating lethal voltages within the STD-7000. Because of the possibility of stray voltage, it is recommended that extreme caution be exercised while working on the STD-7000 circuits while the exterior covers are removed and external AC power is connected to the rear panel CORCOM connector. Also, keep in mind that certain pieces of accessory test equipment contain extremely high voltage potentials, capable of causing serious Bodily Injury or When performing the troubleshooting procedures in this section, be sure to observe the precautions listed in each piece of accessory test equipment's operations manual as well as the following: WARNING: THE STD-7000 REAR PANEL CORCOM CONNECTOR, CRT POWER RECEPTACLE AND ASSOCIATED WIRING CARRY EITHER A 120 OR 240 VAC AS LONG AS EXTERNAL POWER CORD IS CONNECTED TO STD-7000 AND EXTERNAL POWER SOURCE. DO NOT CONTACT THESE OR OTHER ASSOCIATED COMPONENTS DURING TROUBLESHOOTING. WARNING: REMOVE ALL JEWELRY OR OTHER COSMETIC APPAREL BEFORE PERFORMING ANY TROUBLESHOOTING PROCEDURES INVOLVING LIVE CIRCUITS. WARNING: USE INSULATED TROUBLESHOOTING OR ADJUSTMENT TOOLS WHEN WORKING WITH LIVE CIRCUITS. WARNING: HEED ALL WARNINGS AND CAUTIONS CONCERNING MAXIMUM VOLTAGES AND POWER INPUTS OF ACCESSORY TEST EQUIPMENT. CAUTION: DO NOT REMOVE OR REPLACE ANY MODULE OR COMPONENT WHILE STD-7000 IS POWERED. (4) Test Equipment Requirements Appendix B, at the rear of this manual, contains a comprehensive list of test equipment suitable for performing any of the troubleshooting procedures in this section. Any other test equipment meeting the specifications listed in Appendix B may be substituted in place of recommended models. (5) Disassembly/Reassembly Requirements To use the troubleshooting flowcharts in this section, the top and possibly the bottom dust covers require removal from the STD-7000. Refer to 2-2-5 for cover removal(s), module or PC board removal and/or module disassembly/reassembly instructions. (6) Start-Up Routine Errors The eight-position IEEE-488 Address Switch located on the STD-7000 Rear Panel has two functions. tion is to select the desired bus address, using switch segments 1 thru 6 when STD-7000 is interfaced with IEEE-488 Bus, and the other function is to select one of four start-up routines described in 1-2-3. automatic start-up routine performs virtually all powerup functions automatically from the time the STD-7000 Power Switch is activated until an initial tape or PROM personality display appears on CRT. Under this condition, during tape loading operations, the technician may encounter several error indications which halt the automatic sequence until the error is One such error most commonly encountered is the Check Sum or Sync error. An example indication with explanation is shown in 2-2-4, Figure 46. NOTE: When the check sum (example 2) error is indicated, the technician can be confident and assume the problem lies with the magnetic cassette personality tape. Therefore the technician should obtain and use a known good replacement tape before initiating any further troubleshooting procedures. If new or different tape will not correct error condition, the technician should then proceed to 2.2.4.B(1). EXAMPLE 1: \*SYNC\*6CØØ BØ 74 EXAMPLE 2: \*CS,\*6CØØ, BØ, 74, CHECK MEMORY SUM OR **ADDRESS** SYNCHRO- WHERE NIZATION FAILURE TAPE CALCULATED CHECK CHECK SUM SUM DURING TAPE **OCCURRED** LOADING Example Check Sum (CS) and Synchronization (SYNC) Error Indications Figure 46 If a memory error indication is detected during the memory diagnostic test, the start-up routine automatically indicates the STD-7000 Diagnostic Menu. If this condition should occur, proceed to 2-2-4B(2). An example of memory error indication and explanation is shown in 2-2-4, Figure 47. > \*MEM\*4000, 00, C3 INDICATES BLOCK OF DATA READ DATA MEMORY MEMORY FROM MEMORY WRITTEN ERROR **AFFECTED** TO MEMORY Example Memory (MEM) Error Indication Figure 47 # B. Start-Up Routine Failures ## (1) Check Sum (CS) Error SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: NONE | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|----| | 1. | Check for proper installation<br>and security of CPU (yellow),<br>1/O (blue), RAM OR EPROM (if<br>applicable) (orange) PC Boards<br>within STD-7000 Card Cage. | Are all PC bds correctly in-<br>stalled and secured within the<br>card cage? | 2 | 3 | | 2. | Interface STD-7000 with ESP 6515 CRT Display Terminal, Display Terminal Interface and Numeric Keypad in accordance with instructions in 1-2-1. | | 4 | | | 3. | Remove and correctly install plug-in PC boards. | | 5 | | | 4. | Install different personality mini-cassette tape (other than tape in Tape Transport at time of error). | | 5 | | | 5• | Set IEEE-488 Address Switches<br>(STD-7000 Rear Panel) to<br>Diagnostic Start-Up Menu<br>(segments 7 and 8 to OFF). | | 6 | | | 6• | Depress AC Power Switch (5) to ON position and momen-tarily depress RESET Switch (3) (STD-7000 Front Panel). | Is STD-7000 Diagnostic<br>Menu shown on CRT? | 7 | 8 | | 7. | Using Keypad, key-in 5 (5 = EXECUTE TAPE) and listen for audible indica- tion of tape rewinding, followed by a tape loading sequence. | Did tape successfully load? NOTE: System Master Menu will automatically appear upon successful completion of tape loading. | 9 | | | 8. | Recheck IEEE-488 Address<br>Switch segments for proper<br>settings (7 and 8 OFF). | | 6 | | | 9. | Original personality tape faulty. Refer to 2-2-3 for rewrite instructions. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----|----| | | NOTE: Inspect original tape for obvious damage, if damage is apparent, obtain new tape. | | | | | 10. | Flip cassette personality<br>tape to other side and<br>attempt to load as described<br>in Steps 6 and 7. | Did tape successfully load? | 11 | 12 | | 11. | Previously used cassette tape faulty. Refer to 2-2-3, for rewrite instructions. NOTE: Inspect original tape for obvious damage, if damage is apparent, obtain new tape. | | | | | 12• | Remove and replace X832 (Z-80 CTC) and X834 (Z-80 PlO) located on CPU PC Board (2-2-8, Figure 100). CAUTION: REMOVE ELECTRICAL POWER FROM STD-7000 BEFORE REMOVING PC BOARD. | | | | | 13. | Make another attempt to load personality tape into memory using Steps 5 thru 7. | Did tape successfully<br>load? | 14 | 15 | | 14. | No defect noted. | | | | | 15. | Remove 16-wire, ribbon cable between Tape Drive and con-<br>nector J419. Check continuity from pin to pin. | Did continuity check<br>satisfactorily? | 16 | 17 | | 16. | Visually check 4.7K Resistors (R465, R466, R467 and R468), located on bottom side of Motherboard (2-2-8, Figure 96), for loose connections, worn sleeving, improper installation, etc. | Are resistors installed properly? | 18 | 19 | | 17. | Repair or replace faulty<br>Ribbon Cable. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|----| | 18. | Connect Oscilloscope Channel<br>A Probe to pin 13 of J419<br>(2-2-8, Figure 96). Adjust<br>Oscilloscope Controls to<br>Indicate High Logic Levels. | Is indicated High Logic<br>Level 3.5 to 5V? | 20 | 21 | | 19. | Remove and replace or properly install affected resistor(s). | | | | | 20. | Adjust Oscilloscope Controls<br>to indicate Low Logic levels. | Is indicated Low Logic<br>Level Ø - Ø.5V? | 22 | 21 | | 21. | Tape Drive Assembly faulty. Refer to Braemar Computer Devices, CM-600 MINI-DEK Digital mini-cassette transport instruction and maintenance manual for repair instructions. If necessary, refer to 2-2-5 for tape drive removal instructions. | | | | | 22• | Adjust Oscilloscope Controls<br>to indicated Bit Cell Time. | Is Bit Cell Time between<br>160 to 170 μSec? | 23 | 21 | | 23. | Fault within circuitry of CPU<br>PC Board. Repair or replace. | | | | # (2) Memory Error # SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: NONE | STEP | DIRECTIONS | DECISION | YES | NO | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|----| | 1. | Insure external AC power has has been removed from STD-7000, then remove CPU RAM PC Boards (orange) from Card Cage and inspect Connector J402 (Motherboard) for damage, corrosion or other foreign matter. | Is J402 damaged, corroded, or contaminated with foreign matter? | 2 | 3 | | 2. | Repair/Replace damaged connector or clean corrosion, foreign matter from connector pins. | | 3 | | | 3. | Check CPU and RAM PC Boards<br>for obvious damage (burn<br>spots, cracks or missing ICs). | Did RAM PC Board check OK? | 4 | 5 | | 4. | Check CPU and RAM PC Boards<br>100-pin card edge plug for<br>damage and/or corrosion. | Did Card edge plug check<br>satisfactorily? | 6 | 7 | | 5. | Repair obvious damage or replace RAM PC Board with serviceable PC board. | | 4 | | | 6. | Install RAM PC Board in its<br>assigned slot (orange) within<br>Card Cage. | | 8 | | | 7. | Clean corrosion or other foreign matter from connector and/or repair damage or replace PC board, if necessary. | | 6 | | | 8. | Check interface of STD-7000 with ESP 6515 Display Terminal verify connections are in accordance with instructions in 1-2-1. | | 9 | | | 9. | Set IEEE-488 Address Switches<br>Switches (STD-7000 Rear Panel)<br>to the Diagnostic Menu Start-<br>up sequence (segments 7 and 8<br>OFF). | | 10 | | | 10. | Depress POWER Switch (5) to apply AC power to STD-7000 and Display Terminal. | | 11 | | | STEP | DIRECTIONS | DEC ISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|----| | 11. | Momentarily depress RESET<br>Button (3). | Is STD-7000 Diagnostic<br>Menu indicated on CRT? | 12 | 13 | | 12. | Using Numeric Keypad, key in 9 (9 = TEST RAM). Observe an eight digit arbitrary number, similar to indication shown in 2-2-4, Figure 46, followed by a continuous series of asterisks. | Have five or more consecutive asterisks appeared on CRT Screen? | 14 | 15 | | 13. | Recheck position of IEEE-488 Switch Segments. (7 and 8 should be OFF.) NOTE: Check IEEE-488 Switch for proper instal- lation (could be in- | | 11 | | | | stalled in reverse). | | | | | 14. | Momentarily depress RESET<br>Button (3) (STD-7000 Front<br>Panel). | | 16 | | | 15. | Identify and note block of memory affected by using example in 2-2-4, Figure 47, and comparing it with memory error indicated. | | 17 | | | 16. | Using Numeric Keypad, enter 2 (2 = VERIFY TAPE). After approximately 90 seconds a small v should appear to the right of the cursor. | Did small v appear to<br>right of cursor? | 18 | 17 | | 17. | Momentarily depress RESET Button (3), eject tape, flip to other tape side and rein- stall in Tape Transport. | | 18 | | | 18. | Using Numeric Keypad, attempt<br>to load tape into RAM by enter-<br>ing 5 (5 = EXECUTE TAPE). | Did tape load successfully<br>within approximately 90<br>seconds? | 19 | 20 | | 19. | Original cassette tape or information encoded on original magnetic tape is altered. Suggest tape rewrite (refer to 2-2-3 for instructions). | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----|----| | | NOTE: If tape fails to re-<br>write after two<br>attempts, assume<br>tape cassette has<br>failed and obtain<br>replacement. | | | | | 20. | Momentarily depress RESET<br>Button (3). | | 21 | | | 21. | Obtain and install different 2.4 version magnetic tape (other than tape causing malfunction). | | 22 | | | 22. | Using Numeric Keypad, enter 5 (5 = EXECUTE TAPE). | Did tape successfully load within 90 seconds? | 19 | 23 | | 23• | Type of malfunction or error (Memory or CS) should be indicated on CRT screen. If CS error, go to 2-2-4B(1). If Memory error, go to 2-2-4B(2). | Does memory error identify similarly with memory error example shown in 2-2-4, Figure 46 or 2-2-4, Figure 47? | 24 | 15 | | 24. | Refer to Memory Map (Appendix E) for location of affected block of memory. Once identified, replace ICs corresponding to affected block of memory. CAUTION: REMOVE EXTERNAL AC POWER FROM STD-7000 BEFORE REMOVING ANY PC BOARD OR COMPONENTS. | | 14 | | #### CPU Card Failures С. # (1) CPU Card Inoperative SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Duai Trace) 1 Extender PC Board (100 Pin) | STEP | DIRECTIONS | DECISION | YES | NO | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|----| | 1. | Remove top dust cover from STD-7000 per instructions in 2-2-5. | | 2 | | | 2. | interface STD-7000 with ESP 6515 CRT Display Terminal, Display Terminal Interface and Numeric Keypad in accordance with instructions in 1-2-1. | | 3 | | | 3. | Remove CPU Card (yellow) from<br>Card Cage and place on 100 pin<br>extender PC board. Reinstall<br>in CPU slot of Card Cage. | | 4 | | | 4. | Connect external AC power,<br>depress AC Power Switch (5)<br>to ON and momentarily<br>depress RESET Switch (3). | | 5 | | | 5. | Connect Oscilloscope X1 Probe<br>Probe to Pin 14 of X807 (refer<br>to CPU Card Circuit Schematic<br>in 2-2-7, Figure 87, PC Board<br>Layout Drawing in 2-2-8, Figure<br>100). Adjust Oscilloscope con-<br>trols to observe 9.900 MHz. | Is an indication of<br>9.9 MHz indicated? | 6 | 7 | | 6. | Connect Oscilloscope X1 Probe to Pin 6 of Z-80 CPU (X802) and adjust Oscilloscope controls to observe 2.475 MHz with a high level voltage of 4.4 Volts or greater and a low level voltage of 0.5 Volt or less. | is proper clock (Ω) signal indicated? | 8 | 9 | | 7. | Connect Oscilloscope X1 Probe<br>to pin 13 of X805. | is 9.9 MHz indicated? | 10 | 11 | | 8. | | Is frequency (2.475 MHz) correct? | 12 | 9 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|----| | 9. | Connect Oscilloscope X1<br>Probe to pin 14 of X807. | is 9.9 MHz signal indicated? | 13 | 7 | | 10. | Connect Oscilloscope X1<br>Probe to pin 10 of X805. | is 9.9 MHz signal indicated? | 14 | 15 | | 11. | Replace 9.900 MHz Crystal<br>(Y801) or X805. | | · | | | 12. | | Is voltage correct? | 16 | 17 | | 13. | Connect Oscilloscope X1<br>Probe to pin 2 of X807. | is any signal present? | 17 | 18 | | 14. | Using normal troubleshooting procedures, locate and repair short or break in circuit between Y801 and pin 14 of X807. | | | | | 15. | Replace X805. | | | | | 16. | Replace socketed devices. NOTE: If card not repaired at this point, return card to IFR Systems, Inc., Customer Service for repair or replacement. | | | | | 17. | Using normal troubleshooting procedures, check for proper operation of transistors Q802 and/or Q803 and associated circuitry. Replace and/or repair as necessary. | | | | | 18. | Replace X807. | | | | # MAINTENANCE MANUAL STD-7000 #### (2) CPU Card (Tape Related) Malfunction SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) - 1 Extender PC Board (100 Pin) | STEP | DIRECTIONS | DECISION | YES | NO | |------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----|----| | 1• | Insure all other tape asso-<br>ciated modules (tape, tape<br>drive, ribbon cable, mother-<br>board circuit, etc.) are<br>functioning properly before<br>continuing. | | 2 | | | 2. | Remove external AC power from STD-7000. | | 3 | | | 3. | Remove Z-80 CTC (X832) and Z-80 PIO (X834) from CPU Card. | | 4 | | | 4. | Install different (service- able) ICs in place of X832 and X834. NOTE: The ICs mentioned above are socketed. Replacement IC's can be found on either the 429 Output Card (for Z-80 CTC), I/O Card (for Z-80 PIO) or if desired, swap CTC X832 with X835 (located on same card). | | 5 | | | 5. | Reapply external AC power to STD-7000. | Does tape now function properly? | 6 | 7 | | 6• | Replace original Z-80 CTC (X832) and Z-80 PlO (X834) with serviceable IC's. | | | | | 7. | Malfunction requires extensive maintenance, therefore recommend return of CPU Card to factory for repair or replacement. | | | | THIS PAGE INTENTIONALLY LEFT BLANK. # D. I/O Card Failures # (1) No Terminal Display Operation SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: - 1 Oscilloscope (Dual Trace) - 1 Extender PC Board (100 Pin) | | I and the second | | · | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|----| | STEP | DIRECTIONS | DECISION | YES | NO | | 1. | Remove top dust cover from STD-7000 per instructions in 2-2-5. | | 2 | | | 2. | Insure external AC power is removed from STD-7000. | | 3 | | | 3. | Remove I/O card (blue) from STD-7000 Card Cage, install on 100-pin Extender PC board and install assembly in I/O card slot in Card Cage. | | 4 | | | 4. | Verify eight segment DIP Switch on Terminal Logic PC Board (inside CRT housing access panel) is set as fol- lows: | | 5 | | | | Segments 1 thru 7 to OFF. Segment 8 to ON. | | | | | 5. | Position segments 7 and 8 of IEEE-488 Address Switch (7) to OFF (STD-7000 Rear Panel). | | 6 | · | | 6. | Connect external AC power to<br>STD-7000 and depress AC Power<br>Switch (5) to ON. | | 7 | | | 7. | Install mini-cassette personality tape in tape transport and momentarily depress RESET Switch (3). | Is Diagnostic Menu indi-<br>cated on CRT Display? | 8 | 9 | | 8. | No defect noted. | | | | | 9. | Disconnect RS232C plug from<br>STD-7000 Rear Panel Connector<br>J414. | | 10 | | | STEP | DIRECTIONS | DEC I SI ON | YES | NO | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|----| | 10. | Jumper Pins 2 and 3 of<br>RS232C plug from terminal as<br>shown in 2-2-4, Figure 48. | | 11 | | | | 10 10 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | RS232C Plug<br>(Jumper Configuration)<br>Figure 48 | | | | | 11. | Depress each key of Numeric<br>Keypad. | Does each number or symbol echo or repeat while key is depressed? | 12 | 13 | | 12. | CRT is operating properly. Remove jumper from RS232C Plug and reconnect plug to J414 on rear panel of STD-7000. | | 14 | | | 13. | Fault located within CRT Display Terminal. Refer to CRT Manufacturer's (ESPRIT) Maintenance Manual for information concerning the CRT Display Terminal. | | | | | 14. | Connect Oscilloscope X1 Probe<br>Probe to pin 7 of X1018. | | 15 | | | 15. | Depress STD-7000 RESET<br>Switch (3) and observe 9600<br>Baud Rate at RS232C levels. | Is the 9600 Baud Rate at<br>RS232C levels indicated? | 16 | 17 | | 16. | Problem located between I/O<br>Card Connector (J404) and<br>STD-7000 Rear Panel Connector<br>J414. Locate and repair as<br>necessary. | | | | | 17. | Connect Oscilloscope X1<br>Probe to Pin 19 of X1008. | | 18 | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|----| | 18. | Depress STD-7000 RESET<br>Switch (3) and observe 9600<br>Baud Rate at TTL levels. | is 9600 Baud Rate at TTL<br>levels indicated? | 19 | 20 | | 19. | Replace X1018. | | | | | 20. | Connect Oscilloscope X1<br>Probe to Pin 9 of X1008. | is 153.6 kHz clock signal indicated as shown in 2-2-4, Figure 49. | 21 | 22 | | | | 1/2 1/25 | | | | | | 153.6 kHz Clock Signal<br>Figure 49 | | | | 21• | Connect Oscilloscope X1<br>Probe to Pin 11 of X1008. | Is there indication of a<br>negative going pulse every<br>120 μS as shown in 2-2-4,<br>Figure 50? | 23 | 24 | | | | 20 20 25 | | | | | | Negative Going Pulse<br>Figure 50 | | | | 22• | Replace X1009. | | | | | 23• | Replace X1008. | | | | | 24• | Replace X1001 and/or X1005. | | | | # (2) No Numeric Keypad Response SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 Pin) | STEP | DIRECTIONS | DECISION | YES | NO | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|----| | 1. | Remove top dust cover from STD-7000 per instructions in 2-2-5. | | 2 | | | 2• | Insure external AC power is removed from STD-7000. | | 3 | | | 3. | Remove I/O card (blue) from STD-7000 Card Cage, install on 100-pin Extender PC board and install assembly in I/O card slot in Card Cage. | | 4 | | | 4. | Verify eight segment DIP Switch on Terminal Logic PC Board Inside CRT housing access panel is set as follows: Segments 1 thru 7 to OFF. Segment 8 to ON. | | 5 | | | 5• | Position segments 7 and 8 of IEEE-488 Address Switches (7) to OFF (STD-7000 Rear Panel). | | 6 | | | 6. | Connect external AC power to<br>STD-7000 and depress AC Power<br>Switch (5) to ON. | | 7 | | | 7• | Install mini-cassette per-<br>sonality tape in tape<br>transport and momentarily<br>depress RESET Switch (3). | Is Diagnostic Menu Indi-<br>cated on CRT Display? | 8 | 9 | | 8. | No defect noted. | | | | | 9. | Disconnect RS232C plug from<br>STD-7000 Rear Panel Connector<br>J414. | | 10 | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|----| | 10. | Jumper Pins 2 and 3 of<br>RS232C plug as shown in<br>2-2-4, Figure 48. | | | | | 11. | Depress each key of Numeric<br>Keypad. | Does each number or symbol echo or repeat while key is depressed? | 12 | 13 | | 12. | CRT is operating properly. Remove jumper from RS232C Plug and reconnect plug to J414 on rear panel of STD- 7000. | | 14 | | | 13. | Fault located within CRT Display Terminal. Refer to CRT Manufacturer's (ESPRIT) Maintenance Manual for information concerning the CRT Display Terminal. | | | | | 14. | Connect Oscilloscope X1<br>Probe to pin 4 of X1017. | | 15 | | | 15. | Continuously depress any numbered key (0 thru 9) on Numeric Keypad and observe 9600 Baud Rate at RS232C levels on Oscilloscope. | Is 9600 Baud Rate at<br>RS232C levels indicated? | 16 | 17 | | 16. | Connect Oscilloscope X1 Probe to Pin 3 of X1008 and depress same numbered key as in Step 15. | Is 9600 Baud Rate at indi-<br>cated TTL levels? | 18 | 19 | | 17. | Fault located in circuit between 1/0 Card Connector J404 and STD-7000 Rear Panel Connector J414. Using normal troubleshooting procedures, locate and repair short/break in circuit as necessary. | | | | | 18. | Replace X1008. | | | | | 19. | Replace X1017. | | | | #### (3) No IFR Bus Communication With Discrete Functions Unit SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 Pin) | STEP | DIRECTIONS | DECICION | | T | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|----| | | DIRECTIONS | DECISION | YES | NO | | 1. | Remove external AC power from STD-7000 Power Supply by depressing AC Power Switch (5) to OFF. | | 2 | | | 2. | Disconnect STD-7000 to DF<br>Interface Cable and visually<br>inspect each end plug for<br>cracked, bent, broken and/or<br>missing pins. | Do all cable end plug pins check satisfactorily? | 3 | 4 | | | NOTE: The DF plug and STD-<br>7000 plug should<br>resemble 2-2-4, Figure<br>51. | | | | | | C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C D A C C C D A C C C D A C C C D A C C C D A C C C C C C C A C C | | | | | × | DF PLUG (P801) | | | | | | | | | | | | STD-7000 Plug (P201) | | | | | | STD-7000 to DF Cable Ends<br>Figure 51 | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|----| | 3. | Remove I/O Card (blue) and install on 100-pin Extender PC Board. Reinstall assembly in I/O Card slot. | | 5 | | | 4. | Replace damaged or missing pins. | | | | | 5. | Position IEEE-488 Address<br>Switch segments 7 and 8 to<br>OFF. | | 6 | | | 6. | Reapply external AC power to<br>Power Supply by depressing<br>AC Power Switch (5) to ON. | | 7 | | | 7. | Insert mini-cassette person-<br>ality tape in Tape Transport<br>and momentarily depress RESET<br>Switch (3). | is STD-7000 Diagnostic<br>Menu shown on CRT Screen? | 8 | 9 | | 8. | Using Numeric Keypad, select<br>and enter 5 (5 = EXECUTE<br>TAPE). | Did tape successfully load into RAM? NOTE: Appearance of System Master Menu indicates successful loading of tape. | 10 | 11 | | 9. | | Is anything indicated on CRT Display Screen? | 12 | 13 | | 10. | Connect Oscilloscope X1<br>Probe at base of Q1001. | Is a logic "HIGH" indi-<br>cated? | 14 | 15 | | 11. | Go to appropriate trouble-<br>shooting flowchart reflect-<br>ing symptoms shown on CRT<br>Screen. | | | | | 12. | Recheck IEEE-488 Address<br>Switch segments 7 and 8 for<br>proper positioning (segments<br>7 and 8 should be OFF). | | | | | 13. | Go to 2-2-4D(1). | | · | | | 14. | Replace Q1001 after checking associated circuitry and determining no shorts are present. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------|----------|-----|----| | 15. | Replace the following IC's: | | | | | | X 1002 - Type 7475 | | | | | | X1003 - Type 74LS04 | | | | | | X1001 - Type 74LS138 | | | | | | NOTE: Alphabetical listing corresponds to place-ment priority. | | | | #### Ε. VHS Output Card Failures # (1) No VHS Output Data SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 Pin) | Pin | | | | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----| | STEP | DIRECTIONS | DECISION | YES | NO | | 1. | Remove Top Dust Cover (2)<br>(2-2-5, Figure 69) per<br>instructions in 2-2-5. | | 2 | | | 2• | Remove VHS Output PC Board<br>and Install on 100-pin<br>extender board. Install<br>extender in the VHS Output<br>Card position (J405) within<br>card cage. | | 3 | | | 3. | Insure STD-7000 and CRT are properly interfaced in accordance with 1-2-1. | | 4 | | | 4. | Apply external AC power and power-up STD-7000 and CRT in accordance with 1-2-3. | | 5 | | | 5. | Position IEEE-488 Address<br>Switch Segments 7 and 8 to<br>ON. | | 6 | | | 6. | Momentarily depress RESET Switch (3) to cause auto- matic start-up routine sequence of rewinding cas- sette tape, loading infor- mation into RAM and pro- ducing Master Menu format on CRT. | | 7 | | | 7. | Select Menu Item #2 (Data<br>Bus Output Menu). | | 8 | | | 8• | Change Data Field 2 SEND to indicate (1,2,3). | | 9 | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|----| | 9. | Change Data Field 3. RATE | 5-51-51-51 | 10 | | | 9. | to (200). | | " | | | 10. | Comply with Data Bus Per-<br>formance Evaluation in<br>2-2-2 and verify data out-<br>put on other two buses. | Do other buses have data output? | 11 | 12 | | 11. | Depending on faulty bus, connect Oscilloscope Probe to pins 1 and 14, in turn, of appropriate relay (K701, K702 or K703), and check for indication of data. | Is any data indicated? | 13 | 14 | | 12• | Connect Oscilloscope Probe<br>to pin 11 of X708 and<br>observe positive going pulse<br>every 5 mS as shown in<br>2-2-4, Figure 52. | Is a pulse, with proper<br>timing, present? | 15 | 16 | | | | | | | | | Positive Going Pulse<br>Figure 52 | | | | | 13. | Using VHS Output Circuit<br>Schematic in (2-2-7,<br>Figure 89) troubleshoot<br>appropriate pins of X729<br>pins associated with the<br>faulty Bus Relay K701, K702<br>or K703. | Did X729 pins check OK? | 17 | 18 | | 14. | Depending on faulty bus, check voltage level on pin 2 of X720, X721 or X730 (refer to 2-2-7, Figure 89). | Is logic true or pos-<br>itive? | 19 | 20 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----|----| | 15. | Connect Oscilloscope Probe<br>to pin 2 of X717 and observe<br>trace shown in 2-2-4, Figure<br>53. | Is waveform correct? | 21 | 22 | | | Trace at Pin 2 of X717 Figure 53 | | | | | 16. | Connect Oscilloscope Probe<br>to pin 23 of X706. | Is a 50 kHz Squarewave<br>observed? | 23 | 24 | | 17. | Replace affected relay. | | | | | 18. | Replace X729. | | | ٠. | | 19. | Depending on faulty bus, check for a data signal at pin 5 of X730, X720 or X721. | ls data signal present? | 25 | 26 | | 20. | Fault located within X723,<br>X729 or the appropriate I.C.<br>associated with the affected<br>bus (X730, X721 or X720). | | | | | 21. | Connect Oscilloscope Probe<br>to pin 11 or 3 of X711. | Is a 2 MHz Clock signal present? | 27 | 24 | | 22. | | Is waveform logic low? | 28 | 39 | | 23. | Disconnect external AC power from STD-7000 and CRT. | | 30 | | | 24. | Evidence indicates a short on another PC board within the VHS Bus circuitry. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|----| | | NOTE: To determine which card is causing the short, remove all cards (one at a time) except Logic Input PC Board (red) and VHS Output PC Board (violet). Turn AC power on after each removal and look at clock signal on VHS Output Card at pin 3 of X711. | | | | | 25• | Fault located between output of Driver X730, X720 or X721 (depending on faulty bus) and associated relay (K701, K702 or K703). Repair and or replace components as necessary. | | | | | 26. | Replace either X720, X721 or X730 (depending on which bus is faulty). | | | | | 27• | Troubleshoot and replace affected IC associated with faulty bus (X709, X711 or X710). | | | | | 28• | Connect Oscilloscope Probe to pin 11 of X718 and look for signal shown in 2-2-4, Figure 54. | Is signal present? | 31 | 32 | | | | | | | | | Trace at Pin 11 of X718<br>Figure 54 | | : | | | 29• | Troubleshoot and replace<br>X717, X710C and/or X708B<br>as required. | | | | | STEP | D IRECTIONS | DECISION | YES | NO | |------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|----| | 30. | Using Ohmmeter, check con-<br>tinuity of the following<br>circuits, in order listed: | Did circuits check OK? | 33 | 34 | | | X705 | | | | | | X706 | | | | | | X708 | | | | | 31. | Replace X718. | | | | | 32. | Connect Oscilloscope Probe<br>to pin 11 of X713. | Is indicated signal con-<br>tinuously low? | 35 | 36 | | 33. | Replace X727. | | | | | 34• | Repair circuit or replace faulty I.C. | | | | | 35• | Troubleshoot circuitry associated with X708A and B, X718A, X719, X709B, X710C and X717E. Repair or replace components as required. | | | | | 36. | Connect Oscilloscope Probe<br>to pin 14 of X713. | is a 2 MHz clock signal present? | 37 | 24 | | 37. | Troubleshoot circuits asso-<br>ciated with X712, X713, X714,<br>X718 and X706. Repair and/or<br>replace components as<br>required. | | | | ### (2) Improper Number of VHS Bits SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual - 1 Extender PC Board (100 Pin) | | PIN | | | | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----| | STEP | DIRECTIONS | DECISION | YES | NO | | 1. | Remove Top Dust Cover (2–2–4,<br>Figure 69) (2) per instruc–<br>tions in 2–2–5. | | 2 | | | 2. | Remove VHS Output PC Board<br>and install on 100-pin<br>extender board. Install<br>extender in the VHS Output<br>Card position (J405) within<br>card cage. | | 3 | | | 3• | Insure STD-7000 and CRT are properly interfaced in accordance with 1-2-1. | | 4 | | | 4. | Apply external AC power and power-up STD-7000 and CRT in accordance with 1-2-3. | | 5 | | | 5• | Position IEEE-488 Address<br>Switch Segments 7 and 8 to<br>ON. | | 6 | | | 6. | Momentarily depress RESET Switch (3) to cause auto- matic start-up routine sequence of rewinding cas- sette tape, loading infor- mation into RAM and pro- ducing Master Menu format on CRT. | | 7 | | | 7• | Select Menu item #2 (Data<br>Bus Output Menu). | | 8 | | | 8• | Change Data Field 2. SEND to indicate (1,2,3). | | 9 | | | 9• | Change Data Field 3 RATE to (200). | | 10 | | | 10. | Using normal troubleshooting techniques, check operation of X724, X712, X713 or X714. Replace faulty component. | | | | #### (3) Improper Start/Stop Sync Generation SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 Pin) | STEP | DIRECTIONS | DECISION | YES | NO | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----| | 1. | Remove Top Dust Cover (2)<br>(2-2-4, Figure 69) per<br>instructions in 2-2-5. | | 2 | | | 2. | Remove VHS Output PC Board<br>and install on 100-pin<br>extender board. Install<br>extender in the VHS Output<br>Card position (J405) within<br>card cage. | | 3 | | | 3. | Insure STD-7000 and CRT are properly interfaced in accordance with 1-2-3. | | 4 | | | 4. | Apply external AC power and power-up STD-7000 and CRT in accordance with 1-2-3. | | 5 | | | 5• | Position IEEE-488 Address<br>Switch Segments 7 and 8 to<br>ON. | | 6 | | | 6. | Momentarily depress RESET Switch (3) to cause automatic start-up routine sequence of rewinding cassette tape, loading information into RAM and producing Master Menu formation CRT. | | 7 | | | 7. | Select Menu item #2 (Data<br>Bus Output Menu). | | 8 | | | 8. | Change Data Field 2. SEND<br>to indicate (1,2,3). | | 9 | | | 9. | Change Data Field 3 RATE to (200). | | 10 | | | 10. | Troubleshoot circuitry asso-<br>ciated with X708A, X710C,<br>X717E, X718A, X719 and X709B.<br>Repair and/or replace faulty<br>circuit and/or component. | | | | #### (4) Improper VHS Data SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 | | F1II) | | | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|----|--| | STEP | DIRECTIONS | DECISION | YES. | NO | | | 1. | Remove Top Dust Cover (2)<br>(2–2–5, Figure 69) per<br>instructions in 2–2–5. | | 2 | | | | 2• | Remove VHS Output PC Board and install on 100-pin extender board. Install extender in the VHS Output Card position (J405) within card cage. Replace X715 and X716. | | 3 | | | | 3• | Insure STD-7000 and CRT are properly interfaced in accordance with 1-2-1. | | 4 | | | | 4• | Apply external AC power and power-up STD-7000 and CRT in accordance with 1-2-3. | | 5 | | | | 5. | Position IEEE-488 Address<br>Switch Segments 7 and 8 to<br>ON• | · | 6 | | | | 6. | Momentarily depress RESET Switch (3) to cause automatic start-up routine sequence of rewinding cassette tape, loading information into RAM and producing Master Menu format on CRT. | | 7 | | | | 7• | Select Menu îtem #2 (Data<br>Bus Output Menu). | | 8 | | | | 8. | Change Data Field 2. SEND to indicate (1,2,3). | | 9 | | | | 9• | Change Data Field 3 RATE to (200). | | 10 | | | | 10. | Has proper data been restored? | | 11 | 12 | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----| | 11. | Malfunction cleared. | | | | | 12. | Fault is located in any I.C. or associated circuit shown on page 1 of 1 of the VHS Output PC Board Circuit Schematic (2-2-7, Figure 89) all troubleshooting techniques are exhausted, recommend return VHS Output PC Board to IFR Factory Customer Service for repair or replacement. | | | | THIS PAGE INTENTIONALLY LEFT BLANK. #### , F. 429 Bus Output Card Failure #### (1) No 429 Bus Output Data SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Digital Voltmeter - 1 Oscilloscope (Dual Trace) - 1 Extender PC Board (100 Pin) | STEP | DIRECTIONS | DECISION | YES | NO | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----|----| | 1. | | Does the other 429 Bus on PC board indicate a data output when requested? | 2 | 41 | | 2. | Place affected 429 Bus PC Board on a 100 pin extender and reinstall in assigned slot on Motherboard. CAUTION: REMOVE EXTERNAL AC POWER BEFORE REMOVING OR REPLACING ANY CARD WITHIN CARD CAGE. | | 3 | | | 3. | Connect Oscilloscope Probe<br>to pins 1 and 14 of malfunc-<br>tioning isolation relay (K901<br>or K902). | Is data transmission indi-<br>cated? | 4 | 5 | | 4. | Connect Digital Voltmeter<br>to pin 6 of affected<br>Isolation Relay. | is voltage 0 仕0.6) Volt? | 6 | 7 | | 5• | Connect Oscilloscope Probe to pins 3 and 11 of X907. | Is data transmission indi-<br>cated? | 8 | 9 | | 6• | Repair short in Isolation<br>Relay or remove and replace<br>defective Isolation Relay. | | | | | 7. | Connect Digital Voltmeter probe to pin 8 of X926. | Is voltage indication<br>O ∉0.6) Volts? | 10 | 11 | | 8• | Fault located within Level<br>Converter. Troubleshoot and<br>repair as necessary. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-----|----| | 9. | Connect Oscilloscope X1<br>Probe to pins 2 and/or 12 of<br>X907. | Are 32 clock pulses<br>observed as shown in<br>2-2-4, Figure 55. | 12 | 13 | | | | Clock Pulse | | | | | | Figure 55 | | | | 10. | Fault located within cir-<br>cuitry between pin 6 of K901<br>and pin 8 of X926. Repair as<br>necessary. | | | | | 11. | Connect Digital Voltmeter probe to pin 9 of X926. | ls voltage indicated? | 14 | 15 | | 12• | Replace X907. | | | | | 13• | Connect Oscilloscope Probe<br>to pin 6 of X923 and check<br>for waveform with repetition<br>rate every 5 mS. | Does waveform indicate correctly as shown in 2-2-4, Figure 56. | 16 | 17 | | | | | | | | | | Repetition Rate<br>Figure 56 | | | | 14. | Remove and Replace X926. | | | | | 15. | Connect Digital Voltmeter<br>to pin 9 of X921. | Is voltage indicated? | 18 | 19 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----|----| | V.L. | DINEOTIONS | 220,0,00 | | | | 16. | Connect Oscilloscope Probe<br>to pin 7 of X912. | Is low speed clock signal indicated? | 20 | 21 | | 17. | Replace X901 and X902. | | 22 | | | 18. | Fault located within cir-<br>cuitry between pin 9 of<br>X926 and pin 9 of X921.<br>Repair if necessary. | | | | | 19. | Replace X921. | | | - | | 20• | Connect Oscilloscope Probe<br>to pin 11 of X922. | Is correct Baud Rate<br>indicated? | 23 | 24 | | 21. | Connect Oscilloscope Probe<br>to pin 14 of X912. | Is a logic low indi-<br>cated? | 25 | 26 | | 22• | Connect Oscilloscope Probe<br>to pin 6 of X923. | Is waveform shown in<br>2-2-4, Figure 49<br>indicated? | 27 | 28 | | 23. | Connect Oscilloscope Probe<br>to pin 12 of X907. | Is correct frequency indi-<br>cated? | 29 | 30 | | 24• | Connect Oscilloscope Probe<br>to pin 10 of X917. | Is the clock pulse pre-<br>sent? | 31 | 32 | | 25• | Connect Oscilloscope Probe<br>to pin 2 of X912. | Is a logic low indi-<br>cated? | 33 | 26 | | 26. | Replace X905. | | | | | 27• | Malfunction cleared. | | | | | 28. | Use 429 Output Circuit Schematic (2-2-7, Figure 90) to troubleshoot the circuitry associated with and including i.C.'s indicated below: | Were any faults indicated? | 34 | 27 | | | X917<br>X918<br>X923<br>X922 | | | · | | 29• | Connect Oscilloscope Probe<br>to pin 2 of X907. | Is correct frequency Indi-<br>cated? | 35 | 36 | | 30• | Fault located in circuit between pin 12 of X907 and pin 11 of X922. Repair as necessary. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|----| | 31. | Fault located in circuit<br>between pin 11 of X922 and<br>pin 10 of X917. Repair as<br>required. | | | | | 32• | Connect Oscilloscope Probe<br>to pin 11 of X917. | Is low speed clock pulse present? | 37 | 38 | | 33. | Suspect fault within X912. NOTE: Before removing and replacing i.C., check for shorts in circultry between pin 7 of X912 and associated components. Repair or replace as necessary. | | | | | 34 • | Repair faulty circuit or replace faulty 1.C. as required. | | | | | 35• | Replace X907. | | | | | 36. | Fault in circuit between pin<br>2 of X907 and pin 11 of X922.<br>Repair as necessary. | | | | | 37• | Connect Oscilloscope Probe<br>to pin 13 of X922. | Is low speed clock pulse present? | 39 | 40 | | 38• | Replace X917. | | | | | 39• | Replace X922. | ·. | | | | 40. | Fault located within cir-<br>cuitry between pin 10 of X917<br>and pin 13 of X922. | | | | | 41. | Using 429 Bus Output Circuit<br>Schematic (2-2-7, Figure 90)<br>verify operation of X921 and<br>X926. | Is I.C. operation satis-<br>factory? | 42 | 43 | | 42. | Using 429 Bus Output Circuit<br>Schematic (2-2-7, Figure 90)<br>verify operation of X934,<br>X936, X937, Q909 and Q910<br>and associated circuitry. | Did I.C.'s and/or circuitry<br>check OK? | 44 | 45 | | 43• | Replace faulty I.C. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|---------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----| | 44. | Using 429 Bus Output Circuit<br>Schematic (2-2-7, Figure 90)<br>verify circuit operation in-<br>volving X924, X929, X931 and<br>X932. | | | | | 45• | Repair circuitry and/or replace affected 1.C. | | | | #### (2) Incorrect 429 Bus Output Data SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 Pin) | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----|----| | 1. | | Does the other 429 Bus on<br>PC board have valid data<br>output? | 2 | 3 | | 2. | Connect Oscilloscope Probe to each address line of X906, in turn (AØ thru A9) and check for toggling and logic indication. NOTE: AØ thru A5 should be toggling. A6 thru A9 should be low. | Did any address line indi-<br>cate improperly? | 4 | 5 | | 3. | Proceed to Step 42 of 2-2-4F(1). | | | | | 4. | Using normal troubleshoot- ing procedures and the 429 Bus Output Circuit Schematic (2-2-7, Figure 90) check circuitry between the following IC's. X905 X910 X911 X917 X912 X918 | Did circuitry and/or asso-<br>ciated IC check satisfac-<br>torily? | 6 | 7 | | 5• | Replace X906, X907 and X917. NOTE: If malfunction not cleared at this point, remove and replace affected 429 Bus Output PC Board. | | | | | 6. | Malfunction cleared. | | | | | 7• | Repair affected circuit and/<br>or replace faulty IC as<br>required. | | | | - G. Logic Input Card Failures - (1) Clock Malfunctions SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Duai Trace) 1 Extender PC Board (100 Pin) | F1117 | | | | | | | | |-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|----|--|--|--| | STEP | DIRECTIONS | DECISION | YES | NO | | | | | 1. | Remove STD-7000 Top Dust<br>Cover as per instructions in<br>2-2-5. | | 2 | | | | | | 2. | Remove LOGIC INPUT Card (red) from Card Cage and place on 100-pin extender PC board. Install assembly in LOGIC INPUT Slot (J409) within Card Cage to allow access to logic input card components. | | 3 | | | | | | 3. | Interface STD-7000 with CRT<br>Display Terminal in accord-<br>ance with 1-2-1. | | 4 | | | | | | 4. | Position IEEE-488 Address<br>Switch Segments 7 and 8 to<br>OFF. | | 5 | | | | | | 5• | Apply external AC power to STD-7000 and CRT Display Terminal. Depress AC Power Switch (5) to power-up STD-7000 and CRT (if connected to J202). | | 6 | | | | | | 6. | Install mini-cassett per-<br>sonality tape in tape trans-<br>port and momentarily depress<br>RESET Switch (3). | Is STD-7000 Diagnostic<br>Menu shown on CRT Screen? | 7 | 8 | | | | | 7. | Using Numeric Keypad, enter<br>5 (5 = EXECUTE TAPE). | Did tape successfully load? NOTE: The appearance of System Master Menu on CRT Screen indi- cates successful tape loading. | 9 | 10 | | | | | 8. | Recheck position of IEEE-<br>488 Address Switch Segments<br>7 and 8. Both should be<br>OFF. | | 9 | | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----|----| | | NOTE: If both segments are properly positioned, refer to 2-2-4D(1). | | | | | 9. | | Which clock is inoperative? | | | | | | 2 MHz | 11 | | | | | 1 MHz | 12 | | | | | 100 kHz | 12 | | | | | 50 kHz | 13 | | | | | Low Speed VHS | 14 | | | 10. | Go to appropriate trouble-<br>shooting flowchart for indi-<br>cated problem. | | | | | 11. | Connect Oscilloscope X1<br>Probe to pin 12 of X612. | is a 10 MHz signal indi-<br>cated? | 15 | 16 | | 12• | Replace X612. | | | | | 13. | Replace X624. | | | | | 14. | Connect Oscilloscope X1<br>Probe to pin 4 of X624. | Is a Low Speed Clock signal indication present? | 17 | 30 | | 15. | Connect Oscilloscope X1<br>Probe to pin 10 of X612. | is 2 MHz Clock signal indi-<br>cated? | 18 | 19 | | 16. | Connect Oscilloscope X1<br>Probe to pin 6 of X611. | is a 10 MHz signal indi-<br>cated? | 20 | 21 | | 17. | Connect Oscilloscope X1<br>Probe to pin 14 of X623. | Is Low Speed Signal pre-<br>sent? | 22 | 23 | | 18. | Connect Oscilloscope X1<br>Probe to LOGIC INPUT Card<br>Edge Connector pin 53. | is 2 MHz Clock indicated? | 24 | 25 | | 20. | Replace X612. | | | | | 21 • | Evidence indicates a short<br>or break in pathwork cir-<br>cuitry between pin 6 of<br>X611 and pin 12 of X612.<br>Repair as necessary. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-----|----| | 22. | Connect Oscilloscope X1<br>Probe to pin 5 of X611. | Is 10 MHz signal present? | 26 | 27 | | 23. | Connect Oscilloscope X1<br>Probe to pin 7 of X623. | ls signal present? | 13 | 28 | | 24. | No defect noted. | | | | | 25. | Evidence indicates a short or break in pathwork circuitry between pin 10 of X612 and LOGIC INPUT Card Edge Connector. Repair as necessary. | | | | | 26. | Replace X611. | | | - | | 27. | Using Oscilloscope, check output of Y601. | Is Y601 producing 10 MHz? | 26 | 29 | | 28. | Replace X623. | | | | | 29. | Replace Y601. | | | | | 30. | Connect Oscilloscope X1 Probe to pin 12 of X624. Set Oscilloscope controls to 2V/200nS/DIV and observe trace indication in 2-2-4, Figure 57. | Does waveform resemble<br>2-2-4, Figure 57. | 13 | 31 | | | LS Clock Pulse Figure 57 | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|---------------------------------------------------------------------------------------------------------|------------------------------------|-----|----| | 31. | Check the following pins of X625 for proper Logic Level indication? Pin Logic Level 2 L 3 L 14 L 15 H | Are all Logic Levels cor-<br>rect? | 32 | 33 | | 32. | Replace X625. | | | | | 33. | Check the following pins of X640 for proper Logic Level indication: Pin Logic Level 2 H 3 L 14 L 15 H | Are all Logic Levels cor-<br>rect? | 34 | 35 | | 34. | Replace X640. | | | | | 35. | Fault exists upstream of X639. Using normal trouble-shooting techniques, attempt to isolate and repair. | | | | #### (2) Wrong Low Speed Clock Frequency SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 | F III / | | | | | | | | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|----|--|--|--| | STEP | DIRECTIONS | DECISION | YES | NO | | | | | 1. | Remove STD-7000 Top Dust<br>Cover as per instructions in<br>2-2-5. | | 2 | | | | | | 2. | Remove LOGIC INPUT Card (red) from Card Cage and place on 100-pin extender PC board. Install assembly in LOGIC INPUT Slot (J409) within Card Cage to allow access to LOGIC INPUT Card components. | | 3 | | | | | | 3. | Apply External AC power to<br>STD-7000 and depress AC<br>Power Switch (5) to ON. | | 4 | | | | | | 4. | Connect Oscilloscope X1<br>Probe to pin 6 of X625. | Does indicated waveform<br>resemble 2-2-4, Figure<br>57? | 5 | 6 | | | | | 5. | Replace X624. | | | | | | | | 6. | Go to 2-2-4G(1) and enter at Step 31. | | | | | | | ### (3) Improper Logic Data or Logic Completely Inoperative SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 Pin) | | F 11() | | | | |------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|----| | STEP | DIRECTIONS | DECISION | YES | NO | | 1. | Insure external AC power has been removed from STD-7000. | | 2 | · | | 2. | Remove Top Dust Cover from STD-7000 in accordance with instructions in 2-2-5. | | 3 | | | 3• | Remove LOGIC INPUT Card<br>(red). | Is logic completely inoper-<br>ative? | 4 | 12 | | 4. | Remove either of three 429<br>Output Cards (brown). | | 5 | | | 5. | Remove X613, X626 and X627 from LOGIC INPUT Card and replace each with technician's choice of X901, X902, X903 and X904 of selected 429 Output Card. | | 6 | | | 6• | Reinstall LOGIC INPUT Card<br>in assigned slot in Card<br>Cage. | | 7 | · | | 7. | Install X613, X626 and X627 in open positions of selected 429 OUTPUT Card and reinstall 429 OUTPUT Card in assigned slot within Card Cage. | | 8 | | | | NOTE: Insure no slots remain open between analog input (green) and CPU (yellow) cards. | | | | | 8. | Apply external AC power to<br>STD-7000 and depress AC Power<br>Switch (5) to ON. | | 9 | | | 9. | | Is logic still inoperative? | 10 | 11 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|----| | 10• | Remove external AC power from STD-7000. Remove LOGIC INPUT Card (red) and return to IFR Systems, Inc., Customer Service for repair and/or replacement. | | | | | 11. | Remove external AC power from STD-7000. Remove 429 OUTPUT Card containing original X613, X626 and X627. Replace X613, X626 and X627 PlO's with serviceable components. | | . * | | | 12. | Remove RAM Card (orange). | | 13 | | | 13. | Remove any two RAM I.C.'s<br>(X1107 thru X1122) from RAM<br>Card. | | 14 | | | 14. | 'Remove X633 and X634 from<br>LOGIC INPUT Card and replace<br>with previously removed RAMs<br>(2114s) from RAM Card. | | 15 | | | 15. | Install LOGIC INPUT Card in assigned slot within Card Cage. | | 16 | · | | 16• | Apply external AC power to<br>STD-7000 and depress AC<br>Power Switch (5) to ON• | | 17 | | | 17. | | Is Improper Logic Data<br>still indicated? | 10 | 18 | | 18. | Original X633 and X634 RAMs<br>are faulty. Replace with<br>serviceable components. | | | | THIS PAGE INTENTIONALLY LEFT BLANK. #### Η. Analog Input Card Failures #### (1) No Receipt of 429 Bus Data SPECIAL ACCESSORY TEST EQUIPMENT REQ'D: 1 Oscilloscope (Dual Trace) 1 Extender PC Board (100 Pin) | F(II) | | | | | |-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|----| | STEP | DIRECTIONS | DECISION | YES | NO | | 1. | Verify external AC power is removed from STD-7000. | | 2 | | | 2• | Remove ANALOG INPUT Card (green) from Card Cage and install on 100-pin extender PC Board. Install assembly in ANALOG INPUT Card slotwithin Card Cage. | | 3 | | | 3• | Verify STD-7000 and CRT Dis-<br>play Terminal are correctly<br>interfaced in accordance with<br>1-2-1. Position IEEE-488<br>Address Switch Segments 7<br>and 8 to OFF. | | 4 | | | 4. | Apply external AC power to STD-7000. | | 5 | | | 5• | Place mini-cassette person-<br>ality tape (version 2.4 or<br>later) in Tape Transport. | | 6 | | | 6. | Momentarily depress STD-7000<br>RESET Switch (3). | is STD-7000 Diagnostic Menu<br>indicated on CRT Screen? | 7 | 3 | | 7. | Using Numeric Keypad, enter 5 (5 = EXECUTE TAPE) and listen for audible indication of tape rewinding, followed by a tape loading sequence. | Did tape successfully load? NOTE: System Master Menu will automatically appear upon successful completion of tape loading. | 8 | 9 | | 8. | Using Numeric Keypad, enter<br>1 (CONTROL BUS OUTPUT PAGE). | | 10 | · | | 9. | Go to troubleshooting flow-<br>chart(s) pertaining to indi-<br>cated problem (CS or MEM). | | | | | STEP | | DIREC | TIONS | DECISION | YES | NO | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------|-----------------------------------------|-----|----| | 10. | TION to | SEND) of | ld 2 CONDI-<br>n all four<br>) of Data | | 11 | | | 11. | (Ø87) on | all for | ld 3 RATE to<br>ur pages (Ø<br>Field 1. | | 12 | | | 12. | While depressing blank (SHIFT) key of numeric Key- pad, depress 4 key to indicate CONTROL BUS INPUT PAGE on CRT screen. Check each PAGE (Data Field 1) for data receipt). | | | Is data being received? | 13 | 14 | | 13. | While depressing blank<br>(SHIFT) key, depress 3<br>key to indicate ATTITUDE<br>BUS OUTPUT PAGE. | | | | 15 | | | 14. | Go to app<br>Card Trou<br>chart. | propriat<br>ubleshoo | re 429 OUTPUT<br>oting Flow- | | | | | 15. | Change Da<br>(SEND) or<br>and 1) of | n both b | | | 16 | | | 16. | Change Da<br>(200) on<br>and 1) of | both bu | | | 17 | | | 17. | Probe), o | check the<br>edge co<br>lated 4 | ppe (with X1<br>ne ANALOG IN-<br>nnector pins<br>29 Bus data | is correct data available at card edge? | · | | | | CONTROL<br>BUS | X507<br>PIN | ANALOG<br>INPUT CARD<br>EDGE PIN | | | | | | ØA<br>ØB<br>1A<br>1B<br>2A<br>2B<br>3A<br>3B | 19<br>11<br>20<br>10<br>21<br>9<br>22<br>8 | 79<br>80<br>81<br>82<br>83<br>84<br>85 | | | | | | ATTITUDE<br>BUS | X507<br>PIN | ANALOG<br>INPUT CARD<br>EDGE PIN | | | | | | 4A (ØA)<br>4B (ØB)<br>5A (1A)<br>5B (1B) | 23<br>7<br>24<br>6 | 87<br>88<br>89<br>90 | | | | | - | | | | | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|----| | STEP | DIRECTIONS | DECISION | YES | NO | | 18• | Using Oscilloscope (with X1<br>Probe), check the X507 pins<br>in step 17 for associated<br>429 Bus Data indications. | Is correct data present? | 20 | 21 | | 19. | Go to appropriate 429 OUTPUT<br>Card Failures Troubleshoot-<br>ing Flowchart. | | | | | 20. | | Is problem or malfunction common to all 429 buses? | 22 | 23 | | 21 • | Evidence indicates break or<br>short in pathwork circuitry<br>between X507 and card edge<br>connector pins. Locate and<br>repair as necessary. | | | | | 22• | Check affected pin of X507<br>(either pin 15, 16 or 17)<br>for correct Binary signal. | Is signal correct? | 24 | 25 | | 23• | Connect Oscilloscope X1<br>Probe to pin 28 of X507. | Is data signal present? | 26 | 27 | | 24• | Replace X507. | | | | | 25• | Using Oscilloscope, check the following card edge pins for indication of data: | Is data indicated on each card edge pin? | 28 | 29 | | | CARD EDGE DATA PIN BUS | | | - | | | 7 D3 8 D7 9 D2 10 D6 11 D1 12 D5 13 DØ 14 D4 | | | | | 26. | Connect Oscilloscope X1<br>Probe to pin 2 of X507. | is data signal present? | 30 | 24 | | 27• | Connect Oscilloscope X1<br>Probe to pin 2 of X507. | ls data signal present? | 24 | 22 | | 28• | Connect Oscilloscope X1<br>Probe to pin 11 of X505. | Is a logic HIGH indi-<br>cated? | 31 | 32 | | 29• | Problem or malfunction located elsewhere in STD-7000 System. Re-evaluate problem or malfunction. Choose Troubleshooting Flowchart best suited for malfunction. | | | | | 30. | Connect Oscilloscope X1<br>Probe to pin 1 of X506. | is logic LOW indicated? | 33 | 31 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|----| | 31. | Replace X505. | | | | | 32. | Replace X504. | | | | | 33. | Connect Oscillosocpe X1<br>Probe to pin 15 of X506. | Is logic LOW indicated? | 34 | 31 | | 34. | Connect Dual Trace Oscillo-<br>scope Channel A (X1) Probe<br>to pin 7 (clock) of X506. | | 35 | | | 35. | Connect Dual Trace Oscillo-<br>scope Channel B (X1) Probe<br>to pin 4 (data) of X506. | Does indicated waveform resemble waveform in 2-2-4, Figure 58? | 36 | 37 | | | NOTE: Set Oscilloscope controls to 1mS/2V/DIV. | X506 Dual Trace<br>Figure 58 | | | | 36. | Select timebase X10. | Does waveform resemble waveform in 2-2-4, Figure 59? | 38 | 37 | | | | Timebase X10 Figure 59 | | | | 37. | | is only clock signal incor-<br>rect? | 39 | 40 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----|----| | 38. | Connect Oscilloscope Channel B Probe to pin 12 (BWS) of X506. | is BWS present before clock<br>transition as shown in<br>2-2-4, Figure 60? | 45 | 46 | | | | ev dooms | | | | | | BWS and Clock Signal<br>Figure 60 | | | | 39. | Troubleshoot, locate and repair shorted circuitry associated with X510 and/or replace X510 if necessary. | | | - | | 40. | | Is Data Signal present? | 41 | 42 | | 41. | | Is Data Signal correct? | 43 | 44 | | 42. | Replace X506. | | | | | 43. | No defect noted. | | | | | 44. | Using normal troubleshooting techniques, troubleshoot X502 thru X508 and associated circuitry. Replace I.C.s or repair circuit as necessary. | | | | | 45. | Connect Oscilloscope Channel<br>B Probe to pin 9 of X506. | Is EWS present after clock<br>transition as shown in<br>2-2-4, Figure 61. | 47 | 46 | | | | 200 pt | | | | | | EWS and Clock Signal<br>Figure 61 | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|----| | 46. | Using normal troubleshooting techniques, troubleshoot X511 and X512 and circuitry associated with each. Replace I.C.(s) or repair circuit as necessary. | | | | | 47. | Fault located on LOGIC INPUT<br>Card• Go to 2-2-4G and choose<br>appropriate Troubleshooting<br>Flowchart• | | | · | #### (2) No Receipt of 453 (VHS) Data SPECIAL ACCESSORY TEST EQUIPMENT REQID: 1 Oscilloscope (Dual - Trace) - 1 Extender PC Board (100 Pin) | | r III) | | | | |------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----|----| | STEP | DIRECTIONS | DECISION | YES | NO | | 1. | Insure external AC power is removed from STD-7000. | | 2 | | | 2. | Remove ANALOG INPUT Card (green) and install on 100- pin extender PC board. Install assembly in the ANALOG INPUT Card slot within Card Cage. | | 3 | • | | 3. | Position IEEE-488 Address<br>Switch Segments 7 and 8 to<br>OFF. | | 4 | | | 4. | Insure STD-7000 and CRT Display Terminal are correctly interfaced in accordance with 1-2-1. | | 5 | | | 5• | Apply external DC power to STD-7000. | | 6 | | | 6• | Depress AC Power Switch (5) to ON and momentarily depress RESET Switch (3). | | | 7 | | 7. | Install mini-cassette per-<br>sonality tape (2.4 version<br>or later) in Tape Transport<br>and close Transport door. | | 8 | | | 8. | Using Numeric Keypad, enter<br>5 (5 = EXECUTE TAPE). | Did tape successfully load? NOTE: The appearance of | 9 | 15 | | | | System Master Menu on CRT Screen indi- cates successful tape loading. | | | | 9. | Enter 2 to produce DATA<br>BUS OUTPUT PAGE. | | 10 | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|---------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|----| | 10. | Change Data Field 2 SEND to (1,2,3). | | 11 | | | 11. | Change Data Field 3 RATE to (200). | | 12 | | | 12• | Using Oscilloscope X1 Probe,<br>check the ANALOG INPUT Card<br>Edge pins for corresponding<br>453 (VHS) data. | is the correct VHS (453)<br>Data available? | 13 | 14 | | | CARD EDGE DATA BUS CHANNEL 73 1A 74 1B 75 2A 76 2B 77 3A 78 3B | | | | | 13• | ÷ | is problem common to all VHS Buses? | 16 | 17 | | 14. | Go to 2-2-4E and choose<br>appropriate Troubleshooting<br>Flowchart• | | | | | 15. | Go to appropriate trouble-<br>shooting flowchart for indi-<br>cated problem. | | | | | 16. | Connect Dual Trace Oscillo-<br>scope Channel A X1 Probe to<br>pin 5 (VHS Clock) of X521• | | 18 | | | 17• | | Is problem associated with DATA BUS 1 only? | 19 | | | 18. | Connect Oscilloscope Channel<br>B X1 Probe to pin 8 (VHS<br>DATA) of X523. | Are data and clock traces similar to 2-2-4, Figure 62? NOTE: See 2-2-4, Figure 63 for expanded | 21 | | | | | trace of 2-2-4, Figure 62. | | | | [ | STEP | DIRECTIONS | DECISION | YES | NO | |---|------|------------------------------------------------------------------|----------------------------------------------------|-----|----| | | | VHS Data and Clock Traces Figure 62 | Expanded VHS Data and Clock Traces Figure 63 | | | | | 19. | Connect Oscilloscope X1<br>Probe to pin 6 of Relay<br>K501. | ls a logic LOW indicated? | 23 | 24 | | | 20• | | is problem associated with DATA BUS 2 only? | 25 | 26 | | | 21. | Connect Oscilloscope Channel<br>B X1 Probe to pin 13 of<br>X524. | Is VHS BWS indicated as shown in 2-2-4, Figure 64? | 27 | 28 | | | | | VHS BWS | | | | _ | | | Figure 64 | | | | | 22• | | Is VHS Clock signal incor-<br>rect? | 29 | 30 | | | 23• | Replace Relay K501. | | | | | | 24• | Connect Oscilloscope X1<br>Probe to pin 13 of X515. | Is a logic HIGH indi-<br>cated? | 31 | 32 | | | 25• | Connect Oscilloscope X1<br>Probe to pin 6 of Relay<br>K502• | Is a logic LOW indicated? | 33 | 34 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------|----------------------------------------------------|------|----| | 26. | Connect Oscilloscope X1<br>Probe to pin 6 of Relay<br>K503. | is a logic LOW indicated? | 35 . | 36 | | 27. | Connect Oscilloscope Channel<br>B X1 Probe to pin 5 of X525. | Is VHS EWS indicated as shown in 2-2-4, Figure 65? | 42 | 28 | | | | VHS EWS<br>Figure 65 | | | | 28. | Replace X523 and X524. | | | , | | 29. | Replace X521 and X522. | | | | | 30• | | ls data signal indicated? | 37 | 38 | | 31 • | Replace X515. | | | | | 32• | Replace X505. | | | | | 33• | Replace Relay K502. | | | | | 4. | Connect Oscilloscope X1<br>Probe to pin 5 of X515. | Is a logic LOW indicated? | 31 | 32 | | 35. | Replace Relay K503. | | | | | 36• | Connect Oscilloscope X1<br>Probe to pin 9 of X515. | Is a logic HIGH Indi-<br>cated? | 31 | 32 | | 37. | | Is data correct? | 21 | 39 | | 38• | Replace X522 and X523. | | | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|----| | 39. | Connect Oscilloscope X1<br>Probe to pin 6 of X517• | ls waveform as shown in<br>2-2-4, Figure 66? | 40 | 41 | | | | ev Ins | | | | | | VHS Data Trace<br>Figure 66 | | | | 40. | Connect Oscilloscope X1<br>Probe to pin 6 of X519• | is waveform as shown in 2-2-4, Figure 67? | 42 | 43 | | | In:S | | | | | | VHS Waveform<br>Figure 67 | Expanded VHS Waveform<br>Figure 68 | | | | 41. | Fault located in the Analog<br>Filtering Section of the<br>ANALOG INPUT Card. (Refer<br>to 2-2-7, Figure 91). | | | | | 42• | Fault located on LOGIC INPUT<br>Card. Go to 2-2-4G for<br>appropriate Troubleshooting<br>Flowchart. | | | | | 43. | Fault located on Logic Con-<br>version section of ANALOG<br>INPUT Card. Troubleshoot<br>using normal techniques. | | | | THIS PAGE INTENTIONALLY LEFT BLANK. ### I. Power Supply Troubleshooting Flowchart ### (1) Power Supply SPECIAL ACCESSORY TEST EQUIFMENT REQ'D: 1 Digital Multimeter (100KΩ/V) | STEP | DIRECTIONS | DECISION | YES | NO | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------|-----| | 1. | Carefully disconnect P418<br>from Right Angle Connector<br>J418 located on Motherboard. | | 2 | | | 2• | Apply external AC power to<br>STD-7000 Rear Panel CORCOM<br>Receptacle. | | 3 | | | 3. | Momentarily depress AC Power<br>Switch (5) to apply external<br>AC power to Power Supply<br>Assembly. | Did the light within the switch illuminate the AC Power Switch Button? | 4 | 5 | | 4. | | Is questionable voltage associated with: +5V? | 6 | | | | | -5V?<br>+12V?<br>-12V?<br>All voltages? | 19<br>21<br>23 | | | | | | _ | | | 5. | | is cooling fan (8) oper-<br>ating? | 7 | . 8 | | ÷ | | NOTE: See 1-2-2B for fan location. | 4. T | . , | | 6. | Using Digital Multimeter (100ΚΩ/V), measure and verify +5V±0.2V is indicated at pins 1 and 2 of P418 (Refer to 2-2-7, Figure 91). | Are voltages correct? | 10 | 9 | | 7. | Remove and replace light bulb(s) (type 328) by pulling gently on switch pushbutton (9) to remove it from Switch (1) to expose light bulbs. (Refer to 2-2-5, Figure 72.) | | | | | 8. | Check external AC power source, line cord receptacle connections and CORCOM fuse. | | 3 | | | STEP | DIRECTIONS | DECISION | YES | NO | |------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----|----| | 9• | Using Digital Multimeter (100%/V), measure and verify +5V±0.2V is indicated at pins 7 and 10 of P9901 (Refer to 2-2-7, Figure 91). | Are voltages correct? | .11 | 12 | | 10. | Depress AC Power Switch (5)<br>to remove AC power from<br>Motherboard. | | 13 | | | 11. | Fault located within Cable Harness (7007-3781-3XX). Troubleshoot cable, Repair/ Replace as required. | | | | | 12. | Using Digital Voltmeter (100ΚΩ/V), verify voltage between pins 1 and 2 of P9901 are equal to the external ac line voltage input. | Are voltages equal? | 14 | 11 | | 13. | Remove all plug-in PC boards from Card Cage Assembly in accordance with 2-2-5B(2)(a)2. CAUTION: WHEN REMOVING AND/OR INSTALLING ANY PC BOARD WITHIN THE CARD CAGE, REMOVE EXTERNAL AC POWER | | 15 | | | | FROM STD-7000 TO PRECLUDE PERMANENT DAMAGE TO SYSTEM. TO DO THIS, SIMPLY DEPRESS AC POWER SWITCH (5) UNTIL AC POWER IS OFF. | | | | | 14. | Fault located within Power Supply Assembly. Using Power Supply Circuit Schematic (2-2-7, Figure 93) troubleshoot power supply circuit. | | | | | 15. | Depress AC Power Switch (5)<br>to reapply external AC<br>power to STD-7000. | | 16 | | | 16. | Using Digital Multimeter<br>(100Ω2/V), measure and<br>verify voltages on the<br>pins of J401 thru J412<br>(Refer to 2-2-7, Figure 80.) | Are all voltages correct? | 17 | 18 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|----| | | Connector Pin No. | | | | | 17. | Fault located within circuitry of one or more plug- in PC boards initially removed in Step 13. Re- install each PC board (one at a time) and determine which PC board is causing fault. CAUTION: WHEN REMOVING AND/ OR INSTALLING ANY PC BOARD WITHIN THE CARD CAGE, REMOVE EXTERNAL AC POWER FROM STD-7000 TO PRECLUDE PERMANENT DAMAGE TO SYSTEM. TO DO THIS, SIMPLY DEPRESS AC POWER SWITCH (5) UNTIL AC POWER IS OFF. NOTE: When faulty PC board has been identified, repair or replace PC board before con- tinuing with PC board installation. | | | | | 18. | Fault located on Motherboard Assembly circuit. Use nor- mal troubleshooting pro- cedures to isolate and eval- uate fault location to determine whether to repair or replace Motherboard. | | | | | 19. | Using Digital Multimeter (100ΚΩ/V), measure and verify -5V±0.3V is indicated at pin 6 of P418 (Refer to 2-2-7, Figure 91). | Is voltage correct? | 10 | 20 | | 20• | Using Digital Multimeter (100Ω/V), measure and verify -5V±0.3V is indi- cated at pin 12 of P9901 (Refer to 2-2-7, Figure 91). | is voltage correct? | 11 | 12 | | STEP | DIRECTIONS | DECISION | YES | NO | |------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|----| | 21. | Using Digital Multimeter (100KΩ/V), measure and verify +12V±0.2V is Indicated at pins 11 and 12 of P418 (Refer to 2-2-7, Figure 91). | Are voltages correct? | 10 | 22 | | 22. | Using Digital Multimeter (100KΩ/V), measure and verify +12V±0.2V is indicated at pins 6 and 9 of P9901 (Refer to 2-2-7, Figure 91). | Are voltages correct? | 11 | 12 | | 23. | Using Digital Multimeter<br>(100KΩ/V), measure and<br>verify -12V±0.5V is indi-<br>cated at pin 18 of P418<br>(Refer to 2-2-7, Figure 90). | Is voltage correct? | 10 | 24 | | 24. | Using Digital Multimeter (100KΩ/V), measure and verify -12V±0.5V is indicated at pin 11 of P9901 Refer to 2-2-7, Figure 90). | ls voltage correct? | 11 | 12 | ## 5. Disassembly/Reassembly #### A. Introduction This section contains minimum instructions required to either remove and replace any internal module or completely disassemble/reassemble the STD-7000 Bus Controller, should it become necessary. Most of the module removal or disassembly procedures in this section are reflected in STD-7000 Composite Disassembly (2-2-5, Figure 69), however when further detail of module disassembly is required, it is shown on an individual assembly drawing for that particular module. Reassembly of modules depend upon the extent of disassembly and should be performed in reverse sequence of the disassembly procedure used. - (1) Preliminary Considerations - (a) Tools required for disassembly/reassembly: - 1 Wrenches Open End: 1/4" and 5/8" 2 Other Soldering Iron 3 Screwdrivers Phillips and Spade (Slotted) 4 Nut Drivers 1/4" and 3/16" Nut Driver (b) Preliminary Precautions Comply with the following CAUTIONS during Disassembly/Reassembly: CAUTION: TAG EACH WIRE AND CABLE PRIOR TO REMOVAL. CAUTION: INSURE RIBBON CABLES ARE NOT STRETCHED OR TWISTED. CAUTION: DO NOT PLACE UNDUE STRAIN ON ANY WIRE OR CABLE. MAINTENANCE MANUAL STD-7000 CAUTION: DO NOT DISCARD LOOSE ITEMS (NUTS, SCREWS, WASHERS, ETC.). CAUTION: SMALL COMPONENTS INSTALLED ON PC BOARDS ARE EASILY DAMAGED DURING HANDLING. SPECIAL CARE SHOULD BE EXERCISED DURING THIS PROCESS. - B. STD-7000 Disassembly/Reassembly - (1) Case Disassembly (Refer to 2-2-5 Figure 68) - (a) Top Cover (2) and Bottom Cover (19) Removal - 1 Remove four screws (1) from Top Cover (2) and slide cover to rear to lift free. - Remove four screws (24) from Bottom Cover (19) and slide cover to rear to lift free. NOTE: It is not necessary to remove Stacking Feet (22) prior to the removal of Bottom Cover (19). (b) Left and Right Side Frame (13 and 31) Removal CAUTION: POWER SUPPLY MOUNTING BRACKET (37) IS ATTACHED TO LEFT SIDE FRAME. CARE SHOULD BE TAKEN NOT TO PLACE UNDUE STRAIN ON POWER SUPPLY LEADS (43) DURING DISASSEMBLY. - $\frac{1}{5}$ Remove Top Cover (2) and Bottom Cover (19) per $\frac{1}{5}$ S.B.(1)(a). - Remove four screws (14) that secures each Side Cover (15) to Side Frames (13 and 31), then remove Side Covers (15). - Remove two screws (17), from each of two Brackets (23) securing Right Side Frame (13) to Rail Assembly (25) or from each of two Brackets (29 and 33) securing Left Side Frame (31) to Rail Assembly (25). - Remove two screws (9) and two washers (10) securing either Side Frame (13 or 31) to Rear Panel (8). - 5 Carefully pry adhesive-backed Side Strip (16) from either Side Frame (13 or 31) and remove four screws (18) securing Front Panel (26) to either Side Frame (13 or 31). STD-7000 Composite Assembly Figure 69 ## MAINTENANCE MANUAL STD-7000 - (2) Card Cage Assembly (Refer to 2-2-5, Figure 69) - (a) Card Cage Assembly Removal - Remove Top Cover (2) and Bottom Cover (19) per 2-2-5B(1)(a). - Remove all vertically installed PC Boards (cards) from Card Cage Assembly (4) by simultaneously lifting both color-coded ejectors (3) until each card is free, then carefully remove each card. CAUTION: THE CPU (YELLOW) AND I/O (BLUE) PC BOARDS MUST BE INSTALLED IN THE ASSIGNED SLOTS WITHIN THE CARD CAGE ASSEMBLY TO PRECLUDE DAMAGE TO CPU. NOTE: The remaining PC Boards are interchangeable for testing purposes, but should be returned to assigned positions prior to unit being returned to service. - <u>3</u> Disconnect Power Supply Harness (43) at J18 on Motherboard (11). - 4 Disconnect Tape Transport Ribbon Cable (41) at J19 on Motherboard (11). - 5 Unplug Cooling Fan Electrical Connector (40) from Cooling Fan (7). STD-7000 Rear Panel Figure 71 - 6 Remove six screws from Rear Panel Assembly as shown in 2-2-5, Figure 71. - Position STD-7000 so it rests on its Rear Panel Assembly (8) to allow access to both top and bottom openings. - While supporting Card Cage Assembly (4), remove four screws (21) and washers (20) securing Card Cage Rail Assembly (25) to Brackets (23, 29 and 33). Carefully lift Card Cage Assembly (4) through Bottom opening of STD-7000. - (b) Disassembly (Refer to 2-2-5, Figure 70) - Remove twenty screws (19) and washers (18) securing Card Cage (1), Insulators (2 and 8), and Motherboard (3) to Rails (4 and 7). - Remove four screws (6) and washers (5) securing Rails (4) to Rails (7). - $\frac{3}{2}$ Remove two screws (20), washers (22) and nuts (23) securing Bracket (21) to Card Cage (1). - Carefully remove each Card Guide (9 thru 17). (Refer to 2-2-5, Figure 70 as a guide during installation.) | (9) | ORANGE | (12) | VIOLET | (14) | GREEN | |------|--------|------|--------|------|-------| | (10) | YELLOW | | BROWN | | GRAY | | (11) | BLUE | (14) | | | BLACK | CAUTION: TAKE CARE NOT TO EXERT UNDUE FORCE OR STRAIN ON IEEE-488 DIP SWITCH (37), IEEE-488 INTERFACE CONNECTOR (36), IFR BUS INTERFACE CONNECTOR (35), RS232C INTERFACE CONNECTOR (47) OR DISCRETE FUNCTIONS INTERFACE CONNECTOR (43). AFTER CONNECTOR SUPPORT PANEL (32) REMOVAL, THE SOLDER CONNECTIONS OF THE AFORE-MENTIONED CONNECTORS ARE THE ONLY MEANS OF SUPPORT. Remove two 1/4" shell nuts (30 and 31) securing IEE-488 Interface Connector, J415 (36) to Connector Support Panel (32). NOTE: Two Mounting Blocks (38) will be free when 1/4" shell nuts (30 and 31) are removed. - 6 Remove four 3/16" shell nuts (26 or 28) and washers (25 or 29) securing IFR Bus Interface Connector, J413 (35) and RS232C Interface Connector, J414 (47) to Connector Support Panel (32). - Remove four screws (27), flat washers (42), lock washers (41) and hex nuts (40) securing Discrete Functions Interface Connector, J416 (43) to Connector Support Panel (32). - Remove four screws (33) and washers (34) securing Connector Support Panel (32) to Motherboard (3). - Remove two screws (24), washers (46) and hex nuts (45) securing baffle (44) to Connector Support Panel (32). - (3) Front Panel Assembly - (a) Front Panel Assembly Removal (Refer to 2-2-5, Figure 69) - 1 Remove Top Cover (2) and Bottom Cover (19) per 2-2-5B(1)(a). - $\underline{2}$ Disconnect Tape Transport Ribbon Cable (41) at J-19 (27). - Unsolder five wires from STD-7000 AC Power Switch (10) (Refer to 2-2-5, Figure 72). - 4 Unsolder two wires from Reset Button (21) (Refer to 2-2-5, Figure 72). - 5 Remove two screws (21) and washers (20) from two forward Brackets (23 and 29) securing each side frame (13 and 31) to Rail Assembly (25). - 6 Remove eight screws (18), four each securing each side frame (13 and 31) to Front Panel Assembly (26). Spread front of side frames to release Front Panel Assembly (26). Front Panel Assembly Figure 72 - (b) Disassembly (Refer to 2-2-5, Figure 72) - $\underline{1}$ Remove STD-7000 Power Switch (10) - $\underline{\mathbf{a}}$ Unsolder leads from switch (10). - $\underline{b}$ Pull gently on switch pushbutton (9) to remove it from switch (10). - C Loosen two screws (24) located inside switch (10), then rotate retainers (25) to clear front panel (3) and withdraw switch (10). CAUTION: DURING REASSEMBLY, DO NOT OVER TIGHTEN THESE SCREWS OR POWER SWITCH OPERATION MAY BE IMPAIRED. - 2 Remove Tape Transport (19) - Disconnect Ribbon Cable (18) (2-2-5, Figure 72) at J19 (27) (2-2-5, Figure 69) on Mother Board (11) (2-2-5, Figure 69). - $\frac{b}{5.B.(1)(b)2}$ . Remove left side cover in accordance with - Remove four hex nuts (15), lock washers (16) and flat washers (17) securing Tape Transport (19) to Front Panel (3). - 3 Remove Magnetic Tape Eject Button (11) - Remove to hex nuts (14) and flat washers (13) from retainer (12) securing Button (11) to front panel (3). - b Carefully remove clip (20) securing Button (11) to Retainer (12). - 4 Remove Reset Button (21) - <u>a</u> Unsolder two leads from Button Assembly (21). - <u>b</u> Remove hex nut (8) and flat washer (7), then slide Reset Button (21) through hole in Front Panel (3). NOTE: Hex nuts (8 and 22) and crush washer (23) are supplied with new Button (21). - 5 Remove Keypad Mount (4) - Remove two hex nuts (1), lock washers (2), screws (6) and flat washers (5) securing keypad mount (4) to Front Panel (3). - (4) Rear Panel Assembly - (a) Rear Panel Assembly (2-2-5, Figure 69) - $\frac{1}{2}$ Remove Top Cover (2) and Bottom Cover (19) per 2-2-5B(1)(a). - Unplug Cooling Fan Electrical Connector (40) from Cooling Fan (7). - $\frac{3}{2}$ Remove six screws from Rear Panel as shown in 2-2-5, Figure 73. - 4 Remove side covers (15) per 2-2-5B(1)(b)2. - $\frac{5}{2}$ Loosen screws (21) securing Brackets (33 and rear 23) to Rail Assembly (25). - Remove four screws (9) and flat washers (10) securing Rear Panel (8) to side frames (13 and 31). - Gently spread Side Frames (13 and 31) and remove Rear Panel (8). Rear Panel Assembly Figure 73 NOTE: Brackets (8A) (2-2-5, Figure 69) and (21) (2-2-5, Figure 70) are not normally removed with Rear Panel Assembly. - (b) Disassembly (Refer to 2-2-5, Figure 73) - $\underline{1}$ Remove AC Power Cord Connector (6) - <u>a</u> Unsolder and tag two wires from AC Power Cord Connector (6). - Depress both sides of retaining clip on one end of AC Power Cord Connector (6) and simultaneously press clip through Rear Panel Assembly (4). - Repeat Step b. for opposite end of AC Power Cord Connector (6) and withdraw AC Power Cord Connector (6) from Rear Panel (4). - 2 Remove CRT POWER Connector (3) - Remove two screws (5), hex nuts (1) and lock washers (2) securing CRT Power Connector (3) to Rear Panel (4). - $\underline{b}$ Unsolder and tag two wires from CRT Power Connector (3). - 3 Remove Cooling Fan Assembly (8) - Remove four screws (7) attaching cooling fan (8) and screen (9) to Rear Panel (4). NOTE: Disconnect cooling fan plug (40) (2-2-5, Figure 69) if not already completed. - (5) DC Power Supply Assembly (28) (35) (Refer to 2-2-5, Figure 69) - (a) Sierracin (Model 5CXMP) (35) or IFR, Inc. Power Supply (28) Removal - 1 Remove Top Cover (2) per 2-2-5B(1)(a). - Remove four screws (14) securing left side cover (15) to left side frame (31). - Disconnect and tag leads (43) from Sierracin (Model 5CXMP) Power Supply Terminal Block or squeeze both releases while simultaneously pulling plug from connector (34) (2-2-5, Figure 69) on IFR Power Supply. NOTE: During reassembly, use Table 14 below to identify lead (43) positions. | PIN | FUNCTION | WIRE COLOR | |-----|-------------|-------------| | 1 | +5V | ORANGE | | 1 | +12V | RED | | 2 | +5V | ORANGE | | 2 | <b>-</b> 5V | GREEN | | 3 | <b>-</b> 5V | BLACK | | 3 | GND | BLACK | | 4 | <b>-</b> 5V | BLACK | | 4 | -12V | YELLOW | | 5 | N/U | N/U | | 6 | AC INPUT | WHITE | | 7 | AC INPUT | WHITE/BLACK | Sierracin Power Supply Terminal Block Table 14 A Remove four screws (36), lock washers (38) and nuts (39) securing Sierracin Power Supply (35) attaching Bracket (37) or IFR Universal Power Supply (28) to side frame (31). 5 Lift Power Supply (28) and Bracket (37) while allowing leads (43) to pass between them (IFR Universal Power Supply (28) will be free to remove). CAUTION: DO NOT PLACE UNNECESSARY STRAIN ON MOTHER BOARD CONNECTOR J-18 WHILE REMOVING DC POWER SUPPLY. - (b) IFR Systems, Inc., Power Supply Disassembly (Refer to 2-2-5, Figure 74) - $\frac{1}{2}$ Remove four screws (1) securing cover (3) to housing (12). - Remove hex nut (5) and washer (6) securing PC Board (9) to shell nut (10). - $\frac{3}{2}$ Remove six screws (13) securing rails (7) to housing (12). $\frac{\text{NOTE:}}{\text{(14)}}$ It is not necessary to remove screw - 4 Lift PC Board Assembly (9) until it clears shell nut (10) then slide PC Board Assembly (9) out of housing (12) at either end. - 5 Remove screw (14) attaching shell nut (10) and lock washer (11) to housing (12). NOTE: Attach shell nut (10) and lock washer (11) to housing (12) before attaching PC Board (9). NOTE: It is not necessary to remove Power Supply Cover (3) for access to Adjustment Point R9932 (2). IFR Universal Power Supply Assembly Figure 74 THIS PAGE INTENTIONALLY LEFT BLANK. ## 6. Module Testing #### A. General This section contains an overall testing procedure intended to aid the technician in determining whether a given PC board, suspected as being defective, is serviceable or requires replacement. To individually test each PC board within the card cage, the aid of all other card cage PC $\,$ boards is required. Otherwise, the use of highly sophisticated and expensive accessory test equipment (such as: Logic Analyzer, Bus Simulator, Z-80 Emulator, etc.) would be necessary. It is advisable that the technician carefully evaluate the repair requirements, as well as his or her abilities and experience, before attempting corrective action. While the recommended corrective action is to replace the defective module or PC board, once it has been isolated and identified, the technician may elect to repair obvious defects such as broken, chipped, cracked or burned components. Under these conditions, the determination of whether to repair or replace a module, is left at the technician's discretion. 2-2-1 of this manual contains a detailed theory of operation for each module within the STD-7000. The technician should find each theory extremely helpful in the repair process. Occasionally, the technician will find it necessary to refer to selected circuit schematics, PC board layout drawings, mechanical drawings, etc. These drawings are located in the following sections of this manual: | Front and Rear Panel Illustrations | 1 - 2 - 2 | |------------------------------------|-----------| | Mechanical Assembly Drawings | 2-2-5 | | Circuit Schematics | 2-2-7 | | PC Board Layout Drawings | 2-2-8 | #### (1) Safety Precautions As with any piece of electronic equipment, extreme caution should be taken when working with live circuits. Even though the circuits and/or components within the STD-7000 Bus Controller containing a lethal voltage is isolated to the Power Supply Module, also keep in mind that the circuits and/or components within certain accessory test equipment contain extremely high voltage potentials. All of which are capable of causing serious bodily injury or death. When performing the tests in this section, be sure to observe the precautions listed in the accessory test equipment's service manuals, as well as the following: WARNING: DO NOT REMOVE POWER SUPPLY NOR POWER SUPPLY COVER FROM STD-7000 WITH EXTERNAL AC POWER CONNECTED. AFTER EXTERNAL AC POWER IS REMOVED, WAIT A MINIMUM OF 5 MINUTES BEFORE HANDLING, TO ALLOW HIGH VOLTAGE CONTROL CIRCUIT TO DISSIPATE. WARNING: THE STD-7000 REAR PANEL CORCOM CONNECTOR, CRT POWER RECEPTACLE AND ASSOCIATED WIRING CARRY EITHER 120 OR 240 VAC AS LONG AS EXTERNAL POWER CORD IS CONNECTED TO STD-7000 AND EXTERNAL POWER SOURCE. DO NOT CONTACT THESE OR OTHER ASSOCIATED COMPONENTS DURING TESTING. WARNING: REMOVE ALL JEWELRY OR OTHER COSMETIC APPAREL BEFORE PERFORMING ANY TESTS INVOLVING LIVE CIRCUITS. WARNING: HEED ALL WARNINGS AND CAUTIONS PRIOR TO AND IMMEDIATELY FOLLOWING A PARTICULAR STEP BEFORE CONTINUING. CAUTION: REMOVE AC POWER FROM POWER SUPPLY BEFORE REMOVING OR REPLACING ANY PLUG-IN PC BOARD OR COMPONENT. TO DO THIS, SIMPLY DEPRESS AC POWER SWITCH TO OFF. SERIOUS DAMAGE COULD OCCUR IF THIS CAUTION IS NOT ADHERED TO. (2) Test Equipment Requirements Appendix B, at the rear of this manual, contains a comprehensive list of test equipment suitable for performing any test procedure in this manual. Any other test equipment meeting the specifications listed in Appendix B may be substituted in place of recommended models. (3) Disassembly/Reassembly Requirements To perform the tests in this section, the top dust cover must be removed from the STD-7000. Refer to 2-2-5, for cover removals, module removals or mechanical assembly drawings. ## B. STD-7000 Module Tests (1) Card Cage SPECIAL ACCESSORY EQUIPMENT REQ'D: None NOTE: Interface the STD-7000 Bus Controller, ESP 6515 CRT Display Terminal, CRT Interface and KP-72480 Numeric Keypad in accordance with instructions located in 1-2-1. NOTE: Steps 1 thru 12 verify operation of the Tape Cassette and Transport, RS232C and CRT Display, and Processor Bus. #### STEP #### **PROCEDURE** - Remove top dust cover (if not previously removed). - 2. Remove all plug-in PC boards from card cage, except CPU (yellow) and I/O (blue), as shown in 2-2-6, Figure 75. CPU and I/O Test Set-Up Figure 75 #### PROCEDURE - 3. Connect STD-7000 line cord to an approved external power receptacle (rated at 115 VAC/60 Hz). - 4. Position STD-7000 Rear Panel IEEE-488 Address Switch Segments 7 and 8 to OFF. - 5. Power-up system by depressing AC Power Switch (5), on STD-7000 Front Panel. - 6. Momentarily depress STD-7000 RESET Switch (3) and verify Diagnostic Menu appears on CRT Display screen. - 7. Using Numeric Keypad, enter 9 (9 = TEST RAM) and observe a minimum of five or more asterisks (\*\*\*\*) appear in succession on CRT Display screen. NOTE: Disregard arbitrary memory printout on CRT Display screen prior to initiation of asterisks. - 8. Momentarily depress RESET Switch (3) to discontinue RAM TEST and remove asterisks from CRT Display Screen. - 9. Insert a valid mini-cassette personality tape in the Tape Transport. - 10. Using Numeric Keypad, enter 1 (1 = LOAD TAPE). Observe \*MEM\*4000 00 C3 (indicates RAM Memory Card removed). NOTE: Steps 11 thru 17 verify operation of RAM, EPROM, and/or CPU Card memory locations. - 11. Remove AC power from Power Supply by depressing AC Power Switch (5) to OFF position. - 12. Install RAM or EPROM Memory Card (orange) in Card Cage memory slot next to CPU Card as shown in 2-2-6, Figure 76. NOTE: If both Memory Cards are being used, place RAM Card in slot next to CPU. **PROCEDURE** Memory Test Set-Up Figure 76 - 13. Return AC power to Power Supply by depressing AC Power Switch (5) to ON position. - 14. Momentarily depress RESET Switch (3) and verify Diagnostic Menu appears on CRT Display. - 15. Using Numeric Keypad, enter 9 (9 = TEST RAM) and observe a minimum of five consecutive asterisks (\*\*\*\*\*) with no memory errors. - NOTE: Disregard abitrary memory printout on CRT Display screen, prior to initiation of asterisks. - 16. Momentarily depress RESET Switch (3) to discontinue RAM Test and remove asterisks from CRT Display. - 17. Using Numeric Keypad, enter 1 (1 = LOAD TAPE) and observe no synchronization (SYNC), check sum (CS), or Memory (MEM) errors exist prior to the appearance of a small L to the right of KEYIN, on CRT Display. NOTE: Steps 18 through 23 verify operation of VHS Output Card. #### PROCEDURE - 18. Remove AC power from Power Supply by depressing AC Power Switch (5) to OFF position. - 19. Install VHS OUTPUT Card (violet) in J405 position (slot next to I/O Card), LOGIC INPUT Card (red) in J406 position and ANALOG INPUT Card (green) in J407 position as shown in 2-2-6, Figure 77. ## VHS Output Test Set-Up Figure 77 - 20. Apply AC power to Power Supply by depressing AC Power Switch (5) to ON position. - 21. Momentarily depress RESET Switch (3) and verify Diagnostic Menu appears on CRT Display. - 22. Using Numeric Keypad, enter 5 (5 = EXECUTE TAPE) and observe Master Menu, after rewinding/loading sequence. - 23. Proceed to and comply with instructions in 2-2-2B(3). NOTE: After successful completion of Data Bus Performance Evaluation, return to Step 24 of this test. #### **PROCEDURE** - 24. Momentarily depress RESET Switch (3). - 25. Remove AC power from Power Supply by depressing AC Power Switch (5) to OFF position. NOTE: Steps 26 through 35 verify operation of 429 OUTPUT Cards. Each card may be tested individually (2-2-5, Figure 78) or as a group (2-2-5, Figure 79) as long as no two 429 OUTPUT Cards have the same jumper locations and no card slots remain empty between CPU Card and last card (ANALOG INPUT Card). Test Set-Up for One 429 Output Card Figure 78 26. Remove LOGIC INPUT (red) and ANALOG INPUT Cards (green) and install 429 OUTPUT Card(s) (brown) in slots shown in either 2-2-5, Figure 78 or 2-2-5, Figure 79. NOTE: If desire is to test 429 OUTPUT only, remove VHS OUTPUT Card (violet) and install first 429 OUTPUT Card (brown) in the slot immediately following the I/O Card (blue). Either install remaining 429 OUTPUT Cards consecutively and/or place LOGIC INPUT (red) and ANALOG INPUT (green) Cards so that no empty slots are between CPU Card (yellow) and ANALOG INPUT Card (green). ### **PROCEDURE** Test Set-Up for All 429 Output Cards Figure 79 - 27. Install LOGIC INPUT Card (red) in next open slot following last 429 OUTPUT Card (brown). - 28. Install ANALOG INPUT Card (green) in next open slot following LOGIC INPUT Card (red). - 29. Apply AC power to Power Supply by depressing AC Power Switch (5) to ON position. - 30. Proceed to and comply with instructions in 2-2-2B(1) and 2-2-2B(2). NOTE: Instructions in Step 30 applies to 429 OUTPUT Cards with jumpered locations as follows: #### PROCEDURE | 429 OUT | PUT JUMPE<br>LOCATI | | |---------|---------------------|----------| | 1 | ØB-ØA<br>1B-1A | | | 2 | 2B-2A<br>3B-3A | | | 3 | 4B-4A<br>5B-5A | ATTITUDE | 429 Output Card Jumper Location Table 15 NOTE: After successful completion of Control and Attitude Bus Performance Evaluations, return to Step 31 of this test. - 31. Momentarily depress RESET Switch (3). - 32. Depress AC Power Switch (5) to remove AC power from Power Supply. - 33. Check configuration of cards within card cage and place each card in its assigned slot if necessary (refer to 2-2-1, Figure 2 for best operational location of each card). 11 and 24 and - 34. Install top dust cover. - 35. Remove mini-cassette personality tape. THIS PAGE INTENTIONALLY LEFT BLANK. ## (2) Power Supply SPECIAL ACCESSORY EQUIPMENT REQ'D: 1 Digital Multimeter - 100 $K\Omega/V$ NOTE: Power Supply Module should be tested under normal operating conditions. Any adjustments made under other than normal operating loads will be inaccurate. #### STEP #### PROCEDURE - 1. Remove Top (2) and Bottom (25) (2-2-5, Figure 69) dust covers per instructions in 2-2-5. - 2. Interface the STD-7000 Bus Controller, ESP 6515 CRT Display Terminal, CRT Interface and KP-72480 Numeric Keypad in accordance with instructions located in 1-2-1. - 3. Connect STD-7000 line cord to an approved external power receptacle (rated at 115 VAC/60 Hz). - 4. Depress AC Power Switch (5) to ON position. - 5. Set Digital Multimeter to measure and indicate positive DC voltage. - NOTE: Choice of STD-7000 connector(s) for checking voltages in Steps 6 thru 11 is left to the discretion of the technician, however J405 thru J412 are recommended. - 6. Connect Digital Multimeter ground lead to pin 3 or 4 of either Motherboard connectors J405 thru J412 (accessible on bottom of Motherboard). - 7. Connect Digital Multimeter positive lead to either pin 1 or 2 of J405 thru J412 and verify $\pm 5$ VDC ( $\pm 0.2$ V) is indicated. - 8. Connect Digital Multimeter positive lead to either pin 99 or 100 of J405 thru J412 and observe $\pm 12$ VDC ( $\pm 0.2$ V) is indicated. - 9. Set Digital Multimeter to indicate negative DC voltage. - 10. Connect Digital Multimeter positive lead to either pin 5 or 6 of J405 thru J412 and verify $-5 \, \text{VDC} \, \left( \pm \, 0.2 \, \text{V} \right)$ is indicated. #### PROCEDURE 11. Connect Digital Multimeter positive lead to either pin 95 or 96 of J405 thru J412 and verify -12 VDC $(\pm\,0.2\,\text{V})$ is indicated. NOTE: If any of the above values are not obtained, refer to 2-2-3 and check calibration of +5V circuit. If +5V circuit cannot be calibrated, go to appropriate troubleshooting flowchart in 2-2-4. ## 7. Schematics ### A. General This section contains interconnect diagrams and circuit schematics for the STD-7000. These drawings are sequenced in the same order they are discussed in 2-2-1. ## B. Interconnect Diagrams and Circuit Schematics | Figure | Title | Page | |--------|-----------------------------------------------|------| | 80 | STD-7000 Interconnect Diagram | . 3 | | 81 | CRT Interface Interconnect Diagram | . 6 | | 82 | STD-7000 Motherboard Circuit Schematic | . 7 | | 83 | STD-7000 Keypad Circuit Schematic | . 8 | | 84 | Rear Panel Circuit Schematic | . 9 | | 85 | 32K PROM PC Board Circuit Schematic | . 10 | | 86 | 16K RAM PC Board Circuit Schematic | . 12 | | 87 | CPU PC Board Circuit Schematic | . 14 | | 88 | I/O PC Board Circuit Schematic | . 16 | | 89 | VHS Output PC Board Circuit Schematic | . 19 | | 90 | 429 Bus Output PC Board Circuit Schematic | . 21 | | 91 | Bus Input Logic PC Board Circuit Schematic | . 26 | | 92 | Bus Input Analog PC Board Circuit Schematic . | . 28 | | 93 | Universal Power Supply, Voltage Regulator | • | | 2 2 | Circuit Schematic | . 30 | | 94 | CRT Interface Circuit Schematic | | THIS PAGE INTENTIONALLY LEFT BLANK. STD-7000 Interconnect Diagram (Sheet 1 of 3) Figure 80 STD-7000 Interconnect Diagram (Sheet 2 of 3) Figure 80 STD-7000 Interconnect Diagram (Sheet 3 of 3) Figure 80 # NOTES - 1. AL REFERENCE NUMBERS CHRRY AN ASSIGNED DESIGNATION STRIES. THIS SCHEMITIC CHRRIES SERIES 15000 AND 16000 (E.G. FI IS F15001). - 2. ALL AC POWER (PRIMARY) WIRING IS \$22 ANG; ALL OTHER WIRING IS \$26 ANG. Motherboard Circuit Schematic Figure 82 NOTES: 1. ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATION SERIES. THIS SCHEMITIC CARRIES SERIES 15000 (E.G., ORI 1S CR15001). STD-7000 Keypad Circuit Schematic Figure 83 Rear Panel Circuit Schematic Figure 84 2-2-7 Page 9 April 1/87 UNUSED IC GATES: NOTES: - X25A, B AND C THE REFERENCE DESIGNATOR SERIES FOR THIS DRAWING IS 1200 (1.6. RI IS R1201). 2. PC 80 ADDRESS TRUTH TABLE ADDRESS | | | - | | | | | | | | |---------|---------------------|-----------|-----------|-------------|-----------|-------------|-----------|--------|----------------------| | ADDRESS | X1209-X1216 | N/A | 311E-0000 | N/A | 4000-7FFF | N/A | 8000-BFFF | N/A | | | | OCATION XIZON-XIZOS | 0000-3FFF | N/A | 4000 - 7FFF | W/A | 9000 - BFFF | N/A | - FFFF | N/A = NOT APPLICABLE | | JUMPER | | Z-W | AY-X | BY-Z | BY-X | CY-Z | χ-χ | DY-Z | N/A=NOT | | | | | | | | | | | | 1 254C 1 274C 1 2 24C 1 2 24C 32K PROM Circuit Schematic (Sheet 2 of 2) Figure 85 2-2-7 Page 11 April 1/87 16K RAM Circuit Schematic (Sheet 1 of 2) Figure 86 X5D AND X6C THE REFERENCE DESIGNATOR SERIES FOR THIS DRAWING IS 1100 (1.E. R1 IS R1101). 2-2-7 Page 12 MAINTENANCE MANUAL STD-7000 2-2-7 Page 13 April 1/87 UNUSED IC GATES: X3A AND B X4D X5C ٠. د R8 AND R9 NOTES: **-**: CPU Circuit Schematic (Sheet 2 of 2) Figure 87 REFERENCE DESIGNATORS NOT USED: ALL RESISTORS ARE 1/4 W, 10%. ۶. ALL RESISTANCE IS EXPRESSED IN OHMS UNLESS OTHERWISE NOTED. ĸ, UNUSED IC GATES: X38D AND E THE REFERENCE DESIGNATOR SERIES FOR THIS DRAWING IS 1000 (1.5. R1 IS R1001). 5. 2-2-7 Page 16 Abril 1/87 I/O Circuit Schematic (Sheet 2 of 3 Figure 88 2-2-7 Page 17 April 1/87 I/0 Circuit Schematic (Sheet 3 of 3) Figure 88 2-2-7 Page 19 April 1/87 - ALL RESISTORS ARE 1/4 W, 105 UNLESS OTHER-WISE NOTED. - 2. ALL RESISTANCE IS EXPRESSED IN OHMS UNLESS OTHERWISE NOTED. - 3. ALL CAPACITANCE IS EXPRESSED IN HF UMLESS OTHERWISE NOTED. - 4. UNUSED IC GATES: - X1D X5A, B AND C X17C AND F X22A X29D, E AND F - 5. THE REFERENCE DESIGNATOR SERIES FOR THIS DRAWING IS 700 (1.E. RI IS R701). . -iHı VHS Output Circuit Schematic (Sheet 2 of 2) Figure 89 REFERENCE DESIGNATORS NOT USED: 끊꼳 - ALL RESISTORS ARE 1/4 W, 10% UNLESS OTHER-WISE NOTED. - ALL RESISTANCE IS EXPRESSED IN OHMS UNLESS OTHERWISE NOTED. - ALL CAPACITANCE IS EXPRESSED IN UF UNLESS OTHERWISE NOTED. - SOLID STATE SWITCH X33 IS SHOWN WITH ALL INPUTS AT LOGIC "O". - UNUSED IC GATES: X17F X198 X26B AND C - THE REFERENCE DESIGNATOR SERIES FOR THIS DRAWING IS 900 (1.E. R1 IS R901). - æ DENOTES ANALOG GROUND. ۰ | P. DASH | BOARD | CARD EDGE<br>REF. DES. | JUMPER<br>∦1 | JUMPER<br>#2 | JUMPER<br>#3 | JUMPER | JUMPER<br>13-PMUL | |---------|--------|------------------------|--------------|--------------|----------------|--------|-------------------| | 828 | C 80 > | P406<br>P407<br>P408 | N T TO X | 2A<br>4A | 48<br>48<br>48 | 2 2 X | ess<br>er | 429 Bus Output Circuit Schematic (Sheet 1 of 5) Figure 90 2-2-7 Page 21 April 1/87 429 Bus Output Circuit Schematic (Sheet 2 of 5) Figure 90 2-2-7 Page 22 429 Bus Output Circuit Schematic (Sheet 3 of 5) Figure 90 3 of 5) Figure 90 2-2-7 Page 23 April 1/87 429 Bus Output Circuit Schematic (Sheet 4 of 5) Figure 90 Th The Page 24 429 Bus Output Circuit Schematic (Sheet 5 of 5) Figure 90 Bus Input Logic Circuit Schematic (Sheet 1 of 2) Figure 91 Bus Input Logic Circuit Schematic (Sheet 2 of 2) Figure 91 - ALL RESISTORS ARE 1/4 W, 10\$ UNLESS OTHER-WISE NOTED. - ALL RESISTANCE IS EXPRESSED IN OHMS. - ALL RESISIONICE IS EXPESSED IN - 3. ALL CAPACITANCE IS EXPRESSED IN PF. 4. \$\frac{1}{2}\$ DENOTES ANALOG GROUND. - 4. $\diamondsuit$ DENOTES ANALOG GR - X1A AND B X3A, B, C AND D X15A, B AND E X21A - 6. THE REFERENCE DESIGNATOR SERIES FOR THIS DRAWING IS 500 (1.E. RI 1S R501). Bus Input Analog Circuit Schematic (Sheet 1 of 2 Figure 92 Bus Input Analog Circuit Schematic (Sheet 2 of 2) Figure 92 - ALL RESISTANCE IS EXPRESSED IN OHMS UNLESS 4. THE REFERENCE DESIGNATOR SERIES FOR THIS OTHERNISE NOTED. - 2. ALL CAPACITANCE IS EXPRESSED IN PF UNLESS 5. $\varphi$ DENOTES FLOATING GROUND. OTHERMISE NOTED. - . ALL RESISTORS ARE 1/8 W, 10\$ UNLESS OTHER-WISE NOTED. 2-2-7 Page 30 THIS PAGE INTENTIONALLY LEFT BLANK. CRT Interface Circuit Schematic (Sheet 1 of 2 Figure 94 2-2-Page 3 - 1. ALL REFERENCE NUMBERS CARRY AN ASSIGNED DESIGNATION SERVIES. THIS SCHEMYTIC CARRIES SERVIES 16000 (E.G., RI IS R15001). - 2. ALL RESISTORS ARE 1/4 W, 10% TOLERANCE UNLESS OTHERWISE NOTED. - 3. UB 15 A 24-PIN I.C. INSTALLED IN A 28-PIN SOCKET. THE PIN NUMBERS INDICATE ARE RELATIVE TO THE SOCKET AND NOT THE I.C. THEREFORE, PIN 3 IS PIN 1 OF THE I.C. - · ALL RESISTANCE IS EXPRESSED IN OHMS UNLESS OTHERWISE NOTED. - 5. ALL CAPACITANCE IS EXPRESSED IN MICRO-FARADS UNLESS OTHERWISE NOTED. - 6. ALL INDUCTANCE IS EXPRESSED IN MICRO-HENRYS UNLESS OTHERWISE NOTED. CRT Interface Circuit Schematic (Sheet 2 of 2) Figure 94 THIS PAGE INTENTIONALLY LEFT BLANK. ## 8. PC Board Assemblies #### A. General This section contains component layout drawings for all PC boards contained within the STD-7000. These drawings are provided for purposes of locating and identifying discrete components, connectors, test points, etc., which are referenced in other sections of this manual. These drawings are sequenced in the same order they are discussed in 2-2-1. NOTE: Each figure title for each PC board is followed by a number enclosed within parentheses. This number represents the referenced designator series number assigned to the PC board shown in that figure (e.g., if a PC board carries a designator series number 1200, the component R1 is R1201, X5 is X1205, CR36 is CR1236, etc.). NOTE: If a PC board has components located on both sides of the board, both a top and bottom view of the PC board will be provided in the Figure. If, however, a PC board has components only on one side, then only the component side will be shown. NOTE: The drawings in this section are not intended for use in ordering spare or replacement parts. For parts ordering information, see STD-7000 Illustrated Parts Catalog. ### B. PC Board Assemblies | Figure | Title | Page | |--------|-----------------------------------|------| | 95 | Extender PC Board PC Board | 3 | | 96 | Motherboard | | | 97 | Rear Panel PC Board | | | 98 | 32K PROM PC Board (Orange) | 6 | | 99 | 16K RAM PC Board (Orange) | 7 | | 100 | CPU PC Board (Yellow) | 8 | | 101 | I/O PC Board (Blue) | . 9 | | 102 | VHS Output PC Board (Violet) | 10 | | 103 | 429 Bus Output PC Board (Brown) | . 11 | | 104 | Bus Input Logic PC Board (Red) | | | 105 | Bus Input Analog PC Board (Green) | | | 106 | Universal Power Supply, Voltage | | | | Regulator PC Board | . 14 | | 107 | CRT Interface PC Board | | THIS PAGE INTENTIONALLY LEFT BLANK. BOTTOM VIEW Motherboard PC Board (400) Figure 96 2-2-8 Page 4 April 1/87 Rear Panel PC Board (200) Figure 97 16K RAM PC Board (1100) Figure 99 MAINTENANCE MANUAL STD-7000 I/O PC Board (1000) Figure 101 7010-3730-602 ("C" BOARD) | NO. BO NO CARD JUMPER | | | | | | | | |-----------------------|---|----------|--------------|--------------|--------------|--------|-------| | DES | | 23 A C C | JUMPER<br>#1 | JUMPER<br>#2 | JUMPER<br>#3 | JUMPER | S # 2 | | -00 A P406 JtnK | - | P406 | JibK | VB | 88 | IA | B! | | -01 B P407 LtoM | - | P407 | L to M | 2.4 | 28 | 32 | 85 | | 02 C P408 N10P | - | P408 | N10P | 4A | 48 | 5A | 8 | | PER JUMPER JUMPER JUMPER | | B | 7010-3730-601 (*B* BOARD) | 100 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | |------------------------------------|-------------------------------------------|---|---------------------------|-----------------------------------------| | B 7010-3730-600 (*A** BOARD) SHOWN | 110P POOX. 2BOTTOM (SEE TABLE) 100 BOTTOM | | ( C12 ) | 10P<br>7 37-206 | 429 Bus Output PC Board (900) Figure 103 NOTE: LEAVE THIS AREA CLEAR OF SOLDER. Bus Input Logic PC Board Figure 104 Pa Bus Input Analog PC Board (500) Figure 105 Universal Power Supply, Voltage Regulator PC Boar (9900)(Sheet 1 of 2) Figure 106 2-2-Page 1 April 1/8 0 BOTTOM VIEW 0 Universal Power Supply, Voltage Regulator PC Board (9900) (Sheet 2 of 2) Figure 106 2-2-8 Page 15 April 1/87 CRT Interface PC Board Figure 107 ### APPENDIX A: PIN OUT TABLES #### 1. Pin Out Tables | Conne | ctor J413 | Conne | ctor J414 | Conne | ctor J415 | |-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | <br>Pin<br>No. | Signal | Pin<br>No. | Signal | Pin<br>No. | Signal | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22 | GROUND IAØ IA1 GROUND IA2 IO7 GROUND IA3 ID6 GROUND IA4 ID5 GROUND IA4 ID5 GROUND IA5 ID4 GROUND IA5 ID4 GROUND IA5 ID4 GROUND ID3 GROUND WREN ID3 GROUND | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22 | GROUND RXD TXD NOT USED NOT USED OF USED OF USED NOT | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22 | DI 01 DI 02 DI 03 DI 04 E0I DAV NRFD NDAC IFC SRQ ATN GROUND DI 05 DI 06 DI 07 DI 08 GROUND GROUND GROUND | | 23<br>24<br>25 | INTR<br>ID1<br>IDØ | 23<br>24<br>25 | NOT USED<br>NOT USED<br>NOT USED | 23<br>24<br>25 | GROUND<br>GROUND<br>GROUND | 25-Pin Connector Figure 1 | Connec | tor J15002 | Conne | ctor J15003 | Connec | ctor J15004 | |-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | Pin<br>No. | Signal | Pin<br>No. | Signal | Pin<br>No. | Signal | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26 | ROW 1 N/C ROW 3 ROW 2 N/U N/C N/U N/U ROW 5 ROW 4 N/C N/C N/C N/C N/C COL 2 COL 3 COL 3 COL 5 COL 7 | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>0<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>22<br>22<br>25 | GND<br>TXD<br>RXD<br>N/U<br>N/U<br>N/U<br>N/U<br>N/U<br>N/U<br>N/U<br>N/U<br>N/U<br>N/U | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>22<br>22<br>25 | GND RXC TXD CTS RTS R/C N/C N/C N/C N/C N/C N/C N/C N/C N/C N | 26 Pin Connector Figure 2 #### Connector J416 | Pin<br>No. | Signal | Pin<br>No. | Signal | Pin<br>No. | Signal | |----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. A-1 A-2 A-3 A-4 A-5 A-6 A-7 A-8 B-1 B-2 B-3 B-6 B-7 B-8 C-2 C-3 | +5 V IFR BUS A5 IFR BUS D4 GROUND GROUND GROUND IFR BUS D7 5 V GROUND IFR BUS AØ IFR BUS A1 RDEN IFR BUS A2 IFR BUS D3 WREN UD5 UD7 GROUND | No.<br>E-1<br>E-2<br>E-3<br>E-4<br>E-5<br>E-7<br>E-7<br>F-2<br>F-2<br>G-2<br>G-8<br>H-1<br>H-2 | UD2 UDØ/ GROUND -12 V GROUND +12 V INTR IFR BUS A4 UD6 UD4 IFR BUS D1 IFR BUS D5 GROUND DF PWR N/C IFR BUS DØ GROUND GROUND 429 SP CH7A | | VHS DB CH1A GROUND 429 CB CH2B 429 CB CH2B 429 ATT 1 SH 429 CB CHØB 429 AT CHØA VHS CH2 SH VHS DB CH2A 429 CH2 SH 429 CH2 SH 429 CH3 CH1 SH VHS DB CH3A 429 CH1 SH 429 CB CH1A 429 CB CH2A | | C-4<br>C-5<br>C-7<br>C-8<br>D-1<br>D-3<br>D-4<br>D-6<br>D-7<br>D-8 | N/C N/C N/C IFR BUS A3 IFR BUS D2 UD1 UD3 +5 V N/C N/C N/C IFR BUS D6 XSTAT | H-8<br>J-1<br>J-7<br>J-8<br>K-1<br>K-2<br>K-3<br>K-4<br>K-5<br>K-6<br>K-7 | GROUND VHS DB CH2B GROUND 429 SP CH6A GROUND VHS DB CH1B GROUND VHS DB CH3B GROUND GROUND GROUND N/C 429 ATT CH1A VHS CH3 SH | N-4<br>N-5<br>N-6<br>N-7<br>N-8<br>P-1<br>P-2<br>P-3<br>P-4<br>P-5<br>P-6<br>P-7 | 429 CB CH2A<br>429 CB CH3A<br>429 SP CH6B<br>429 AT CH1B<br>429 CB CHØA<br>429 SP6 SH<br>429 SP7 SH<br>GROUND<br>GROUND<br>GROUND<br>GROUND<br>GROUND | | | Α | В | С | D | Ε | F | G | | H | J | K | L_ | M | N | P | |---|------------------|------------------|------------------|------------------|------------------|------------------|------------------|-----------|-----------------------|-----------------------------|----------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------| | в | IFR<br>BUS<br>D7 | WREN | IFR<br>BUS<br>D2 | XSTAT | IFR<br>BUS<br>A4 | IFR<br>BUS<br>D5 | IFR<br>BUS<br>DØ | $\sim$ | GROUND | GROUND | 453<br>CH 3<br>SHIELD | 453<br>CH2<br>SHIELD | 453<br>CH I<br>SHIELD | 429<br>ATT BUS<br>CH58 | GROUND | | 7 | GROUND | IFR<br>BUS<br>D3 | 1FR<br>BUS | IFR<br>BUS<br>D6 | INTR | IFR<br>BUS | | 0 | 429<br>SPARE<br>CH 78 | 429<br>SPARE<br>CH 6A | 429<br>ATT BUS<br>CH5A | 429<br>ATT BUS<br>CH4 A | 429-<br>ATT BUS<br>CH4B | 429<br>SPARE<br>CH 68 | GROUND | | 6 | GROUND | IFR<br>BUS<br>A2 | н3 | | + 12V | | 7 | | 1 | | | 429<br>CONTROL<br>BUS<br>CH #8 | 429 ATT<br>BUS CHIP<br>SHIELD | 429<br>SPARE<br>CH7A | GROUND | | 5 | GROUND | ROEN | | | GROUND | | | Y | . ) | ١ | GROUND | 429 ATT<br>BUS CHI<br>SHIELD | 429<br>CONTROL<br>BUS<br>CH 18 | 429<br>CONTROL<br>BUS<br>CH 3A | GROUND | | 4 | GROUND | IFR<br>BUS | GROUND | | - I2V | | | $\bigvee$ | | 1 | GROUND | 429<br>CONTROL<br>BUS<br>CH3B | 429<br>CH2<br>SHIELD | 429<br>CONTROL<br>BUS<br>CH 2A | GROUND | | 3 | IFR<br>BUS<br>D4 | IFR<br>BUS | GROUND | + 5V | GROUND | | | | | | 453<br>DATA<br>BUS<br>CH2B | 429<br>CONTROL<br>BUS<br>CH2B | 429<br>CH3<br>SHIELD | 429<br>CONTROL<br>BUS<br>CH IA | 429<br>SPARE<br>CH7<br>SHIELD | | 2 | IFR<br>BUS<br>A5 | GROUND | UD7 | UD3 | UDØ | UD4 | DF<br>POWER | | GROUND | GROUND | GROUND | GROUND | 429<br>CHØ<br>SHIELD | 429<br>CH I<br>SHIELD | 429<br>SPARE<br>CH6<br>SHIELD | | 1 | +5٧ | - 5V | UD5 | UDI | UD2 | UD6 | GROUND | . () | GROUND | 453<br>DATA!<br>BUS<br>CHIB | 453<br>DATA<br>BUS<br>CHØB | 453<br>DATA<br>BUS<br>CHØA | 453<br>DATA<br>BUS<br>CHIA | 453<br>DATA<br>BUS<br>CH2A | 429<br>CONTROL<br>BUS<br>CH ØA | Connector J416 Figure 3 THIS PAGE INTENTIONALLY LEFT BLANK. APPENDIX A Page 4 April 1/87 #### APPENDIX B - TEST EQUIPMENT REQUIREMENTS #### 1. General This appendix contains a list of test equipment suitable for performing all of the maintenance procedures contained in this manual. Any other equipment meeting the specifications listed in this appendix may be substituted in place of recommended models. It should be noted that the equipment listed in this appendix may exceed the minimum required specifications for some of the procedures contained in this manual. #### 2. Recommended Test Equipment | TYPE | MANUFACTURER AND MODEL | | | | | | | | |--------------------|--------------------------------|------------------------------------------------------------------------|--|--|--|--|--|--| | Oscilloscope | Tektronix 465 B | DC to 100 MHz 5 mV/Div verti- cal trace 2 nS/Div sweep rate Dual Trace | | | | | | | | Oscilloscope | Hewlett-Packard<br>Model 1743A | Dual Trace with<br>Delta Time | | | | | | | | Digital Multimeter | Fluke Model 8010A | 3½ Digit, ±0.1%<br>basic DC<br>accuracy. | | | | | | | THIS PAGE INTENTIONALLY LEFT BLANK. #### APPENDIX C - WRX/WRC-7708 GPIB COMMAND TABLES | COMMAND | FUNCTION | |---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1. Pn. or P(n). | Selects page "n" for display and control. The value of "n" may be 1 thru 8, as defined by the Master Menu. | | 2. P? | Returns number of the page currently active. | | 3. Fn <sub>1</sub> n <sub>2</sub> . or F(n <sub>1</sub> n <sub>2</sub> ). | Simulates keyboard selection of field " $n_1n_2$ ". If this is a binary field, this command will cause the data to toggle. | | 4. $Fn_1n_2 = d_1d_2d_3$ or $F(n_1n_2) = d_1d_2d_3$ | Causes data of field " $n_1n_2$ " to become " $d_1d_2d_3$ ". Format of data must be as defined by the WRX/WRC-7708 Systems Operation Manual. | | 5. Fn <sub>1</sub> n <sub>2</sub> ? or F(n <sub>1</sub> n <sub>2</sub> )? | Causes value of data field "n <sub>1</sub> n <sub>2</sub> " to be returned to the GPIB controller. Multiple fields may be requested, in which case the response of each field is separated by a ":" delimiter. | | | NOTE: Some fields return more than one response (e.g. Page 6, Field 15). In this case a ";" is used as a delimiter. | | 6. DOFF. | Cause the STD-7000 display to not be updated. | | 7. DON. | Causes the STD-7000 display to be updated as in manual operation. | | 8. DSP? | Returns status of DON/DOFF. | | C | Λ | М | М | Δ | N | n | |---|---|-----|----|---|----|---| | L | u | 1'1 | 11 | n | 11 | u | #### **FUNCTION** | 9. / | This character causes an Enter key to be simulated wherever it is found in a string. It is intended for use in following two special cases: | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | | a. It should be used after each data<br>character in a command to Field 2<br>on Page 2 (e.g. F2 = 1/2/.). | | | b. It should be used as a delimiter in fields 3 and 4 of page 8 to separate the value and mode fields (e.g. F3 = +20/3). | | $10. SRQ = b_6 b_5 b_4 b_3 b_2 b_1$ | Sets one to six SRQ interrupt mask bits for servicing errors (see Table 1). | | 11. SRQ? | Returns the status (b <sub>6</sub> b <sub>5</sub> b <sub>4</sub> b <sub>3</sub> b <sub>2</sub> b <sub>1</sub> ) of the SRQ mask. | | 12. : | Command separator or terminator. | WRX/WRC-7708 GPIB Command Table Table 1 SRQ Maskable interrupt conditions set by the command $SRQ = b_6...b_1$ | b 6 | b <sub>5</sub> | b4 | bз | b <sub>2</sub> | b <sub>1</sub> | | | Mask condition | |-----|----------------|----|----|----------------|----------------|-----------|----|----------------------------------------------------------------------------------------------------------| | Ø | Ø | Ø | Ø | Ø | 1 | or just : | 1 | WRX-7708 Timeout error implying that the data word has not been received in the required amount of time. | | Ø | Ø | Ø | Ø | 1 | Ø | or just : | 10 | A command entry or syntax error has occurred. | NOTE: Bits three to six are undefined at this time. SRQ Maskable Interrupt Conditions Table 2 #### APPENDIX D: STD-7000 I/O MAP | ADDRESS | DEVICE | |---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 0<br>0 1<br>0 2<br>0 3<br>0 4<br>0 5<br>0 6<br>0 7 | NOT USED NOT USED NOT USED NOT USED NOT USED RS232C DATA RS232C STATUS NOT USED NOT USED | | 0 8<br>0 9<br>0 B<br>0 C<br>0 D<br>0 E<br>0 F | IFR BUS DATA IFR BUS CONTROL (DATA) IFR BUS ADDRESS IFR BUS CONTROL (ADDRESS) IFR BUS STROBES IFR BUS STROBES IFR BUS STROBES IFR BUS STROBES IFR BUS STROBES | | 1 0<br>1 1<br>1 2<br>1 3<br>1 4<br>1 5<br>1 6 | DF POWER CONTROL DF POWER CONTROL DF POWER CONTROL CPU CTC BAUD RATE CPU CTC TX READY CPU CTC RX READY CPU CTC IEEE INTER | | 1 8<br>1 9<br>1 A<br>1 B<br>1 C<br>1 D<br>1 E<br>1 F<br>2 0<br>2 1<br>2 2 | IEEE-488-1978 REGISTERS PIO DATA PIO CONTROL PIO (TAPE) DATA | | 2 3<br>2 5 5<br>2 7 8 9<br>2 8 C D E F | PIOT (TAPE) CONTROL CPU CTC CPU CTC CPU CTC IEEE-488 ADDRESS (DATA) IEEE-488 ADDRESS (CONTROL) PIO (DATA) PIO (CONTROL) NOT USED NOT USED NOT USED | | | 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E F 0 1 2 3 4 5 6 7 8 9 A B C D E | | ADDRESS | DEVICE | _ | |----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | 33333333333333334444444444444444444444 | VHS INPUT (WPM) VHS INPUT (EOW) VHS INPUT (REP RATE) VHS INPUT (REP RATE) 429 INPUT (WPM) 429 INPUT (EOW) 429 INPUT (REP RATE) VHS INPUT (BITS PER WORD) VHS INPUT (BITS PER WORD) 429 INPUT (BITS PER WORD) 429 INPUT (BITS PER WORD) 429 INPUT (BITS PER WORD) LOW SPEED CLOCK FREQUENCY SELECT LOW SPEED CLOCK FREQUENCY SELECT LOW SPEED CLOCK FREQUENCY SELECT VHS ADDRESS PRESET PAGE AND BUS SELECT CTC (REP RATE) HI | | | 123456789ABCDEF | VHS CTC (REP RATE) LO NOT USED VHS CTC (EOW) NOT USED INPUT BUS SELECT INPUT BUS SELECT | | | ADDRESS | DEVICE | | | |-----------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--| | 6 0<br>6 1<br>6 2<br>6 3<br>6 4<br>6 5<br>6 6 | NOT USED | | | | 6 7<br>6 8<br>6 9<br>6 B<br>6 C<br>6 D | NOT USED | | | | 6 E<br>6 F<br>7 0<br>7 1<br>7 2<br>7 3<br>7 4 | NOT USED | | | | 7 5<br>7 6<br>7 7<br>7 8<br>7 9<br>7 A<br>7 B | NOT USED | | | | 7 C<br>7 D<br>7 E<br>7 F<br>8 0<br>8 1 | | Ø (REP RATE) | | | 8 2<br>8 3<br>8 4<br>8 5<br>8 6 | 429 BUS CHANNEL<br>NOT USED<br>429 BUS CHANNEL<br>429 BUS CHANNEL<br>429 BUS CHANNEL | Ø (REP RATE) Ø (WPM) Ø (INNER WORD GAP) Ø (INNER WORD GAP) Ø (BITS PER WORD) | | | 8 7<br>8 8<br>8 9<br>8 A<br>8 B<br>8 C | 429 BUS CHANNEL | 1 (REP RATE) 1 (REP RATE) 1 (WPM) 1 (INNER WORD GAP) | | | 8 D<br>8 E<br>8 F | 429 BUS CHANNEL | 1 (INNER WORD GAP)<br>1 (BITS PER WORD) | | #### **DEVICE** ADDRESS 9 ADDRESS 0 PRESET CHANNEL Ø 9 1 CHANNEL Ø ADDRESS **PRESET** 2 9 **ADDRESS** CHANNEL Ø PRESET 9 3 Ø ADDRESS PRESET CHANNEL 9 4 429 BUS CHANNEL 1 ADDRESS PRESET 9 5 429 BUS CHANNEL 1 ADDRESS PRESET 9 6 429 BUS CHANNEL 1 ADDRESS PRESET 9 7 429 CHANNEL 1 ADDRESS PRESET BUS 9 8 429 BUS CHANNELS Ø AND 1 BUS ENABLE 9 9 429 BUS CHANNELS Ø AND 1 BUS ENABLE 9 Α 1 429 BUS CHANNELS Ø AND BUS ENABLE 9 В 429 Ø 1 BUS CHANNELS AND BUS ENABLE 9 C 429 BUS CHANNELS Ø AND 1 P/S LOAD 9 D 429 BUS CHANNELS Ø AND 1 P/S LOAD 9 E AND 1 429 BUS CHANNELS Ø P/S LOAD 9 F 429 CHANNELS Ø AND 1 P/S BUS LOAD Α 0 429 BUS CHANNEL 2 (REP RATE) 2 1 BUS CHANNEL (REP Α 429 RATE) Α 2 429 BUS CHANNEL 2 (WPM) 3 Α NOT USED 4 Α 429 **BUS CHANNEL 2** (INNER WORD GAP) CHANNEL 2 5 Α 429 BUS (INNER WORD GAP) 6 Α 429 **BUS CHANNEL 2** (BITS PER WORD) 7 USED Α NOT 8 BUS CHANNEL 3 Α 429 (REP RATE) 9 Α 429 BUS CHANNEL 3 (REP RATE) Α Α 429 BUS CHANNEL 3 (WPM) В USED Α NOT C 429 BUS CHANNEL 3 Α (INNER WORD GAP) D 429 BUS CHANNEL 3 (INNER WORD GAP) Α Ε Α 429 BUS CHANNEL 3 (BITS PER WORD) Α F NOT USED 429 BUS CHANNEL 2 ADDRESS PRESET В 0 В 1 CHANNEL 2 ADDRESS 429 BUS PRESET 2 В CHANNEL 2 429 ADDRESS PRESET BUS 3 2 В 429 BUS CHANNEL ADDRESS PRESET В 4 429 BUS CHANNEL 2 **ADDRESS PRESET** В 5 429 BUS CHANNEL 2 ADDRESS PRESET В 6 429 BUS CHANNEL 2 ADDRESS CHANNEL 2 ADDRESS 7 429 PRESET В BUS CHANNELS 2 AND 8 В 429 BUS 3 BUS ENABLE В 9 429 BUS CHANNELS 2 AND 3 BUS ENABLE Α 429 2 AND 3 BUS ENABLE В BUS CHANNELS 2 3 В AND В 429 BUS CHANNELS BUS ENABLE 3 C 2 AND P/S В 429 BUS CHANNELS LOAD 2 3 В 429 P/S D BUS CHANNELS AND LOAD В Ε 429 BUS CHANNELS 2 AND 3 P/S LOAD В F 429 BUS CHANNELS 2 AND 3 P/S LOAD | ADDRESS | DEVICE | |-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | C 0<br>C 1<br>C 2<br>C 3 | 429 ATTITUDE BUS CHANNEL Ø (CH 4 REP RATE) 429 ATTITUDE BUS CHANNEL Ø (CH 4 REP RATE) 429 ATTITUDE BUS CHANNEL Ø (CH 4 REP RATE) NOT USED | | C 3<br>C 4<br>C 5<br>C 6<br>C 7<br>C 8<br>C 9 | 429 ATTITUDE BUS CHANNEL Ø (CH 4 INNER WORD GAP) 429 ATTITUDE BUS CHANNEL Ø (CH 4 INNER WORD GAP) 429 ATTITUDE BUS CHANNEL Ø (CH 4 BITS PER WORD) NOT USED | | C A | 429 ATTITUDE BUS CHANNEL 1 (CH 5 REP RATE) 429 ATTITUDE BUS CHANNEL 1 (CH 5 REP RATE) 429 ATTITUDE BUS CHANNEL 1 (CH 5 WPM) | | C B<br>C C<br>C D<br>C E | NOT USED 429 ATTITUDE BUS CHANNEL 1 (CH 5 INNER WORD GAP) 429 ATTITUDE BUS CHANNEL 1 (CH 5 INNER WORD GAP) 429 ATTITUDE BUS CHANNEL 1 (CH 5 BITS PER WORD) 429 ATTITUDE BUS CHANNEL 1 (CH 5 BITS PER WORD) | | C F<br>D O<br>D 2<br>D 3<br>D 4<br>D 5 | NOT USED 429 ATTITUDE BUS CHANNEL Ø (CH 4 ADDRESS PRESET) 429 ATTITUDE BUS CHANNEL Ø (CH 4 ADDRESS PRESET) 429 ATTITUDE BUS CHANNEL Ø (CH 4 ADDRESS PRESET) 429 ATTITUDE BUS CHANNEL 1 (CH 5 ADDRESS PRESET) 429 ATTITUDE BUS CHANNEL 1 (CH 5 ADDRESS PRESET) | | D 6<br>D 7<br>D 8<br>D 9<br>D A | 429 ATTITUDE BUS CHANNEL 1 (CH 5 ADDRESS PRESET) 429 ATTITUDE BUS CHANNEL 1 (CH 5 ADDRESS PRESET) 429 ATTITUDE BUS CHANNELS Ø AND 1 BUS ENABLE 429 ATTITUDE BUS CHANNELS Ø AND 1 BUS ENABLE 429 ATTITUDE BUS CHANNELS Ø AND 1 BUS ENABLE | | D B D C D D D E D F | 429 ATTITUDE BUS CHANNELS Ø AND 1 BUS ENABLE 429 ATTITUDE BUS CHANNELS Ø AND 1 P/S LOAD 429 ATTITUDE BUS CHANNELS Ø AND 1 P/S LOAD 429 ATTITUDE BUS CHANNELS Ø AND 1 P/S LOAD 429 ATTITUDE BUS CHANNELS Ø AND 1 P/S LOAD | | E 0<br>E 1<br>E 2<br>E 3 | 429 SPARE BUS (CH 6 REP RATE) 429 SPARE BUS (CH 6 REP RATE) 429 SPARE BUS (CH 6 WPM) NOT USED | | E 4<br>E 5<br>E 6<br>E 7<br>E 8<br>E 9 | 429 SPARE BUS (CH 6 INNER WORD GAP) 429 SPARE BUS (CH 6 INNER WORD GAP) 429 SPARE BUS (CH 6 BITS PER WORD) NOT USED | | E 8<br>E 9<br>E A<br>E B | 429 SPARE BUS (CH 7 REP RATE) 429 SPARE BUS (CH 7 REP RATE) 429 SPARE BUS (CH 7 WPM) NOT USED | | E A E B E C E D E E | 429 SPARE BUS (CH 7 INNER WORD GAP) 429 SPARE BUS (CH 7 INNER WORD GAP) 429 SPARE BUS (CH 7 BITS PER WORD) NOT USED | | ADDRESS | DEVICE | | |------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | F 0<br>F 1<br>F 2<br>F 3<br>F 5<br>F 6<br>F 7<br>F 8 | 429 SPARE BUS (CH 6 ADDRESS PRESET) 429 SPARE BUS (CH 6 ADDRESS PRESET) 429 SPARE BUS (CH 6 ADDRESS PRESET) 429 SPARE BUS (CH 6 ADDRESS PRESET) 429 SPARE BUS (CH 7 ADDRESS PRESET) 429 SPARE BUS (CH 7 ADDRESS PRESET) 429 SPARE BUS (CH 7 ADDRESS PRESET) 429 SPARE BUS (CH 7 ADDRESS PRESET) 429 SPARE BUS (CH 7 ADDRESS PRESET) 429 SPARE BUS (CH 7 ADDRESS PRESET) 429 SPARE BUS CHANNELS 6 AND 7 BUS ENABLE | | | F 9 | 429 SPARE BUS CHANNELS 6 AND 7 BUS ENABLE | | #### APPENDIX E: STD-7000 MEMORY MAP | 9999 | CPU PROM 1<br>X831 | |--------------|----------------------| | Ø7FF_ | | | Ø8ØØ | CPU PROM 2<br>X819 | | ØFFF | | | 1000 | | | 1777 | NOT USED | | 1FFF | | | 2000 | CPU RAM<br>X810/X822 | | 23 F F | 4 | | 23FF<br>24ØØ | : | | 2499 | CPU RAM<br>X811/X823 | | 2755 | | | 27FF<br>28ØØ | | | 2899<br> | CPU RAM<br>X812/X824 | | 2BFF | · | | 2000 | CPU RAM<br>X813/X825 | | 2 FFF | | | 3000 | | | | CPU RAM<br>X817/X829 | | 33FF | | | 33FF<br>34ØØ | CPU RAM<br>X816/X828 | | 37FF | | | 37FF<br>38ØØ | | | 3000 | CPU RAM<br>X815/X827 | | 3BFF | | | 3000 | CPU RAM<br>X814/X826 | |--------------------|-----------------------------| | 3FFF | | | 4000 | | | | RAM | | 7555 | | | 7 F F F<br>8 Ø Ø Ø | | | עשעט | | | | | | | | | | NOT USED | | | | | EEFF | | | FØØØ | VHS INPUT RAM<br>X633/X634 | | F1FF | | | F2ØØ | 429 INPUT RAM<br>X633/X634 | | F3FF | | | F4ØØ | NOT USED | | F7 F F | | | F899 | VHS OUTPUT RAM<br>X715/X716 | | FFFF | | THIS PAGE INTENTIONALLY LEFT BLANK. APPENDIX E Page 2 April 1/87 #### APPENDIX F - ABBREVIATIONS #### 1. General Abbreviations Defined below are various abbreviations and symbols which are commonly used throughout the STD-7000 Bus Controller Maintenance Manual text: | Α | Address | | |------------|--------------------------------------------|---| | AB | Address Bus | | | AC I | Alternating Current | | | adj. | adjustment | | | AM | Amplitude Modulation | * | | ARDY | Register A Ready | | | ARINC | Aeronautical Radio Inc. | | | ASCII | American National Standard Code for | | | | Information Interchange | | | Assy | Assembly | | | ASTB | A Strobe | | | NT I | Attitude Bus | | | λΤΕ | Automatic Test Equipment | | | ÀTN I | Attention | | | Nux | Auxiliary | | | BCD | Binary-coded Data | | | BRDY | | | | BSTB | Register B Ready | | | BUSAK | B Strobe | | | | Bus Acknowledge | | | USRQ<br>WS | Bus Request | | | B B | Beginning Word Sync<br>Control Bus | | | cw | counter clockwise | | | CH | Channel | | | K or CLK | Clock | | | LK/TRG | | | | · • | External Clock/Timer Trigger<br>Centimeter | | | RT | | | | S | Cathode Ray Tube<br>Chip Select | | | W | $oldsymbol{\cdot}$ | | | ** | Continuous Wave | | | .w | clockwise | | | )<br>DAV | Data | * | | | Data Available | | | )B | Data Bus | | | IB | decibel | | | IBm | decibel relative to one milliwatt | | | )C | Direct Current | | | )F | Discrete Functions | | | DIP | Dual In-Line Package | | | MM | Digital Multimeter | | | DSR | Data Set Ready | , | DTR Data Terminal Ready DVM Digital Voltmeter Electronics Industries Association EIA Enable In/Out EOI Electrically Programmable Read Only Memory **EPROM** EWS End Word Sync Frequency Modulation FM Frequency **FREO** GEN Generator Ground Gd or GND **GPIB** General Purpose Interface Bus HS High Speed Hertz Ηz In Accordance With IAW IC Integrated Circuit Institute of Electrical and Electronic Engineers IEEE Interrupt Enable In IEI Interrupt Enable Out IE0 Interface Clear IFC Interrupt Acknowledge INTAK INTR Interrupt Interrupt Request INTRO Input/Output I/0 Input/Output Request IORO Inches per Second ips K 1000 Κq Kilogram **Kilohertz** kHz Light Emitting Diode LED LS Low Speed Least Significant Bit LSB Minimum Discrenible Signal MDS Megahertz MHz Memory Request MREQ Most Significant Bit MSB Millisecond mSec or ms Machine Cycle One M 1 No Data Accepted NDAC Nautical Mile nm Non Maskable Interrupt NMI Not Ready for Data NRFD Р Plug Processor Address PA paragraph para Processor Bus PB Printed Circuit PC peak to peak p - ppulse per second pps Pulse Repetition Frequency PRF Programmable Read Only Memory PROM Pounds Per Square Inch PSI Random Access Memory RAM | R D | Read | |----------------|-----------------------------------| | REF | Reference | | REN | Read Enable | | RF | Radio Frequency | | ROM | Read Only Memory | | RXD | Received Data | | SDIS | Standard Digital Interface System | | SP | Spare | | | Service Request | | S R Q<br>S T D | Standard Digital Interface | | | switch | | SW | | | Sync | Synchronization/ed | | TD | Terminal Board | | TCASS | Tape Cassette | | TDIN | Tape Direction In | | TDOUT | Tape Direction Out | | TLDR | Tape Leader | | TP | Test Point | | T/R | Transmitter/Receiver | | TRWD | Tape Rewind | | TSLW | Tape Slew | | TSTP | Tape Stop | | TTL | Transistor - Transistor Logic | | TTY | Teletypewriter | | TWRT | Tape Write | | TXD | Transmit Data | | UD | User Data | | μSec | Microsecond | | UUT | Unit Under Test | | ٧ | Volt | | VAC | Volts Alternating Current | | VCO | Voltage Controlled Oscillator | | V DC | Volts Direct Current | | VHF | Very High Frequncy | | V HS | Very High Speed | | V p - p | Voltage peak to peak | | VS&F | Voltage Selecting and Fused | | VSWR | Voltage Standing Wave Ratio | | W | Watt | | WR | Write | | XSTAT | External Status | | ZC/TO | Zero Count/Time Out | | % | Percent | | $\Omega$ | Ohm | | Φ | Clock | | ¥ | · | THIS PAGE INTENTIONALLY LEFT BLANK. APPENDIX F Page 4 April 1/87